UM10850
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 2.4 — 13 September 2016
145 of 464
NXP Semiconductors
UM10850
Chapter 12: LPC5410x DMA controller
12.3.3 DMA requests
DMA requests are directly connected to the peripherals. Each channel supports one DMA
request line and one trigger input which is multiplexed to many possible input sources, as
shown in
.
12.3.4 DMA in sleep mode
The DMA can operate and access all SRAM blocks in sleep mode.
Table 176. DMA requests
DMA channel #
Request input
DMA trigger mux
0
USART0 RX
DMA_ITRIG_INMUX0
1
USART0 TX
DMA_ITRIG_INMUX1
2
USART1 RX
DMA_ITRIG_INMUX2
3
USART1 TX
DMA_ITRIG_INMUX3
4
USART2 RX
DMA_ITRIG_INMUX4
5
USART2 TX
DMA_ITRIG_INMUX5
6
USART3 RX
DMA_ITRIG_INMUX6
7
USART3 TX
DMA_ITRIG_INMUX7
8
SPI0 RX
DMA_ITRIG_INMUX8
9
SPI0 TX
DMA_ITRIG_INMUX9
10
SPI1 RX
DMA_ITRIG_INMUX10
11
SPI1 TX
DMA_ITRIG_INMUX11
12
I2C0 Slave
DMA_ITRIG_INMUX12
13
I2C0 Master
DMA_ITRIG_INMUX13
14
I2C1 Slave
DMA_ITRIG_INMUX14
15
I2C1 Master
DMA_ITRIG_INMUX15
16
I2C2 Slave
DMA_ITRIG_INMUX16
17
I2C2 Master
DMA_ITRIG_INMUX17
18
I2C0 Monitor
DMA_ITRIG_INMUX18
19
I2C1 Monitor
DMA_ITRIG_INMUX19
20
I2C2 Monitor
DMA_ITRIG_INMUX20
21
(no DMA request)
DMA_ITRIG_INMUX21