![NXP Semiconductors LPC43Sxx Скачать руководство пользователя страница 604](http://html1.mh-extra.com/html/nxp-semiconductors/lpc43sxx/lpc43sxx_user-manual_1721827604.webp)
UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2015. All rights reserved.
User manual
Rev. 2.1 — 10 December 2015
604 of 1441
NXP Semiconductors
UM10503
Chapter 23: LPC43xx/LPC43Sxx External Memory Controller (EMC)
[1]
Clock enable must be HIGH during SDRAM initialization.
[2]
The memory controller exits from power-on reset with the self-refresh bit HIGH. To enter normal functional
mode set this bit LOW.
[3]
Disabling CLKOUT can be performed if there are no SDRAM memory transactions. When enabled this bit
can be used in conjunction with the dynamic memory clock control (CS) field.
23.7.5 Dynamic Memory Refresh Timer register
This register configures dynamic memory operation. Set up the length of each refresh
cycle according to the EMC_CCLK frequency and the SDRAM specification during
system initialization, or when there are no current or outstanding transactions. This can be
ensured by waiting until the EMC is idle, and then entering low-power, or disabled mode.
1
CS
Dynamic memory clock control. When clock control is LOW the
output clock CLKOUT is stopped when there are no SDRAM
transactions. The clock is also stopped during self-refresh mode.
1
0
Stop. CLKOUT stops when all SDRAMs are idle and during
self-refresh mode.
1
Run. CLKOUT runs continuously (POR reset value).
2
SR
Self-refresh request, EMC SREFREQ. By writing 1 to this bit
self-refresh can be entered under software control. Writing 0 to
this bit returns the EMC to normal mode.
The self-refresh acknowledge bit in the Status register must be
polled to discover the current operating mode of the EMC.
1
0
Normal mode.
1
Self-refresh. Enter self-refresh mode (POR reset value).
4:3
-
-
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
-
5
MMC
Memory clock control.
0
0
Enabled. CLKOUT enabled (POR reset value).
1
Disabled. CLKOUT disabled.
6
-
-
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
-
8:7
I
SDRAM initialization.
00
0x0
Normal. Issue SDRAM NORMAL operation command (POR
reset value).
0x1
Mode. Issue SDRAM MODE command.
0x2
PALL. Issue SDRAM PALL (precharge all) command.
0x3
NOP. Issue SDRAM NOP (no operation) command)
13:9
-
-
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
-
31:14 -
-
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
-
Table 418. Dynamic Control register (DYNAMICCONTROL, address 0x4000 5020) bit
description
Bit
Symbol
Value Description
Reset
value