DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
338 of 571
NXP Semiconductors
UM10316
Chapter 21: LPC29xx CAN 0/1
10.2 CAN acceptance-filter standard-frame explicit start-address register
The CAN acceptance filter standard-frame explicit start-address register CASFESA
defines the start address of the section of explicit standard identifiers in the
acceptance-filter look-up table. It also indicates the size of the section of standard
identifiers which the acceptance filter will search.
shows the bit assignment of the CASFESA register.
10.3 CAN acceptance-filter standard-frame group start-address register
The CAN acceptance-filter standard-frame group start-address register CASFGSA
defines the start address of the section of grouped standard identifiers in the acceptance-
filter look-up table.
shows the bit assignment of the CASFGSA register.
Table 285. CAN acceptance-filter standard-frame explicit start-address register bit
description (CASFESA, address 0xE008 7004)
* = reset value
Bit
Symbol
Access
Value
Description
31 to 12 reserved
R
-
Reserved; do not modify. Read as logic 0
11 to 2
SFESA[9:0]
R/W
Standard-frame explicit start-address. This
register defines the start address of the section of
explicit standard identifiers in acceptance filter
look-up table. If the section is empty, write the
same value into this register and the SFGSA
register. If bit EFCAN = 1, this value also indicates
the size of the section of standard identifiers which
the acceptance filter will search and (if found)
automatically store received messages from in the
acceptance-filter section. Write access is only
possible during acceptance-filter bypass or
acceptance-filter off modes. Read access is
possible in acceptance-filter on and off modes.
The standard-frame explicit start address is
aligned on word boundaries, and therefore the
lowest two bits must be always be logic 0
00h*
1 to 0
reserved
R
-
Reserved; do not modify. Read as logic 0