UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
268 of 362
NXP Semiconductors
UM10208
Chapter 21: LPC2800 DADC
5.1 Stream I/O Configuration Register (SIOCR - 0x8020 0384)
This register also contains bits that affect the I
2
S In, I
2
S Out, and Dual DAC blocks. All but
one of its bits have fixed and prescribed states. Typically, this register is written once,
during system initialization (reset) code.
5.2 Dual Analog In Control Register
Table 302. Dual ADC registers
Name
Address
Description
Access Reset
value
SIOCR
0x8020 0384
Stream I/O Configuration Register.
This register
is shared with the I
2
S in, I
2
S out, and Dual DAC
blocks. The bit in this register that affects the Dual
ADC has a fixed/prescribed value.
R/W
0x180
DAINCTRL
0x8020 03A4
Dual Analog In Control Register.
Contains
control bits for the Single-to-Differential Converters
(SDs) and Programmable Gain Amplifiers (PGAs)
R/W
0
DADCCTRL 0x8020 03A8
Dual ADC Control Register.
Contains control bits
for the Dual Analog-to-Digital Converters
R/W
0
DECCTRL
0x8020 03AC
Decimator Control Register.
Contains control bits
for the decimator block.
R/W
0
DECSTAT
0x8020 03B0
Decimator Status Register.
This read-only
register contains the status of the decimator.
RO
0
Table 303. Stream I/O Configuration Register (SIOCR - 0x8020 0384)
Bit(s) Name
Description
Reset
value
6:0
-
Reserved. Always write 1s to these bits
0
7
DAI_OE
This bit affects the I
2
.
1
31:8
-
Reserved. Always write 0s to these bits. The value read from
reserved bits is not defined.
-
Table 304. Dual Analog In Control Register (DAINCTRL - 0x8020 03A4)
Bit(s) Name
Description
Reset
value
0
RSD_PD
A 1 in this bit powers down the right single-to-differential converter.
0
1
LSD_PD
A 1 in this bit powers down the left single-to-differential converter.
0
2
Reserved
Always write a 1 to this bit.
0
6:3
RPGA_GAIN These bits control the gain of the RPGA. Values 0-7 3 dB
times the value of the field. Values 8-15 all 24 dB.
0
7
RPGA_PD
A 1 in this bit powers down the RPGA.
0
11:8
LPGA_GAIN
These bits control the gain of the LPGA. Values 0-7 3 dB
times the value of the field. Value 8-15 all 24 dB.
0
12
LPGA_PD
A 1 in this bit powers down the LPGA.
0
16:13 Reserved
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
0