UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
68 of 1269
NXP Semiconductors
UM10503
Chapter 8: LPC43xx Event router
8.6.3 Clear event enable register
The CLR_EN register clears the corresponding bits in the ENABLE register.
14
TIM6_E
Edge/level detect mode for combined timer output 6
event. The corresponding bit in the EDGE register must
be 0.
0
0
Level detect.
1
Edge detect of GIMA output 26. Detect falling edge if bit
14 in the HILO register is 0. Detect rising edge if bit 14 in
the HILO register is 1.
15
QEI_E
Edge/level detect mode for QEI interrupt signal. The
corresponding bit in the EDGE register must be 0.
0
0
Level detect.
1
Edge detect of QEI interrupt. Detect falling edge if bit 15
in the HILO register is 0. Detect rising edge if bit 15 in the
HILO register is 1.
16
TIM14_E
Edge/level detect mode for combined timer output 14
event. The corresponding bit in the EDGE register must
be 0.
0
0
Level detect.
1
Edge detect of GIMA output 27. Detect falling edge if bit
16 in the HILO register is 0. Detect rising edge if bit 16 in
the HILO register is 1.
18:17 -
-
Reserved.
19
RESET_E
Edge/level detect mode for Reset. The corresponding bit
in the EDGE register must be 0.
0
0
Level detect.
1
Edge detect of the reset signal. Detect falling edge if bit
19 in the HILO register is 0. Detect rising edge if bit 19 in
the HILO register is 1.
31:20 -
-
Reserved.
Table 34.
Edge configuration register (EDGE - address 0x4004 4004) bit description
Bit
Symbol
Value Description
Reset
value
Table 35.
Clear event enable register (CLR_EN - address 0x4004 4FD8) bit description
Bit
Symbol
Description
Reset
value
0
WAKEUP0_CLREN Writing a 1 to this bit clears the event enable bit 0 in the
ENABLE register.
-
1
WAKEUP1_CLREN Writing a 1 to this bit clears the event enable bit 1 in the
ENABLE register.
-
2
WAKEUP2_CLREN Writing a 1 to this bit clears the event enable bit 2 in the
ENABLE register.
-
3
WAKEUP3_CLREN Writing a 1 to this bit clears the event enable bit 3 in the
ENABLE register.
-
4
ATIMER_CLREN
Writing a 1 to this bit clears the event enable bit 4 in the
ENABLE register.
-