UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
57 of 1269
NXP Semiconductors
UM10503
Chapter 7: LPC43xx Nested Vectored Interrupt Controller (NVIC)
7.6.2 Interrupt sources for the Cortex-M0
Table 26.
Connection of interrupt sources to the Cortex-M0 NVIC
Interrupt
ID
Exception
Number
Vector
Offset
Function
Flag(s)
0
16
0x40
M0_RTC
-
1
17
0x44
M0_M4CORE
Interrupt from the M4 core
2
18
0x48
M0_DMA
-
3
19
0x4C
-
Reserved
4
20
0x50
M0_FLASHEEPROMAT
ORed flash bank A, flash bank B,
EEPROM, Atimer interrupts
5
21
0x54
M0_ETHERNET
Ethernet interrupt
6
22
0x58
M0_SDIO
-
7
23
0x5C
M0_LCD
-
8
24
0x60
M0_USB0
OTG interrupt
9
25
0x64
M0_USB1
-
10
26
0x68
M0_SCT
SCT combined interrupt
11
27
0x6C
M0_RITIMER_OR_
WWDT
RI timer interrupt ORed with WWDT
interrupt
12
28
0x70
M0_TIMER0
-
13
29
0x74
M0_GINT1
GPIO global interrupt 1
14
30
0x78
PIN_INT4
GPIO pin interrupt 4
15
31
0x7C
M0_TIMER3
-
16
32
0x80
M0_MCPWM
Motor control PWM
17
33
0x84
M0_ADC0
-
18
34
0x88
M0_I2C0_OR_I2C1
-
19
35
0x8C
M0_SGPIO
-
20
36
0x90
M0_SPI_OR_DAC
SPI interrupt ORed with DAC interrupt
21
37
0x94
M0_ADC1
-
22
38
0x98
M0_SSP0_OR_SSP1
SSP0 interrupt ORed with SSP1
interrupt
23
39
0x9C
M0_EVENTROUTER
Event router
24
40
0xA0
M0_USART0
-
25
41
0xA4
M0_UART1
Modem/UART1 interrupt
26
42
0xA8
M0_USART_OR_
C_CAN1
USART2 interrupt ORed with
C_CAN1 interrupt
27
43
0xAC
M0_USART3
-
28
44
0xB0
M0_I2S0_OR_I2S1_QEI I2S0 OR I2S1 OR QEI interrupt
29
45
0xB4
M0_C_CAN0
-
30
46
0xB8
Reserved
-
31
47
0xBC
Reserved
-