UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1124 of 1269
NXP Semiconductors
UM10503
Chapter 43: LPC43xx I2C-bus interface
43.9 I
2
C implementation and operation
shows how the on-chip I
2
C-bus interface is implemented, and the following
text describes the individual blocks.
Fig 163. Format of Slave Transmitter mode
DATA
A = Acknowledge (SDA low)
A = Not acknowledge (SDA high)
S = START condition
P = STOP condition
A
DATA
n bytes data transmitted
from Master to Slave
from Slave to Master
S
SLAVE ADDRESS
RW=1
A
P
A