
ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 249 -
Revision 2.4
SPI Data Receive Register (SPI0_RX)
Register
Offset
R/W
Description
Reset Value
SPI0_RX
S 0x30
R
FIFO Data Receive Register
0x0000_0000
31
30
29
28
27
26
25
24
RX
23
22
21
20
19
18
17
16
RX
15
14
13
12
11
10
9
8
RX
7
6
5
4
3
2
1
0
RX
Table 5-100 SPI Data Receive Register (SPI0_RX, address S 30)
Bits
Description
[31:0]
RX
Data Receive Register
A read from this register pops data from the 8-level receive FIFO. Valid data is present if the
SPI0_STATUS. RXEMPTY bit is not set to 1. This is a read-only register.