
99
Chapter 3
CPU Function
User’s Manual U16702EE3V2UD00
FFFFF6D1H
Watchdog timer enable register
WDTE
R/W
×
9AH
FFFFF702H
Port 1 function control expansion register
PFCE1
R/W
×
×
00H
FFFFF706H
Port 3 function control expansion register
PFCE3
R/W
×
×
00H
FFFFF712H
Port 9 function control expansion register
PFCE9
R/W
×
0000H
FFFFF712H Port 9 function control expansion register L PFCE9L
R/W
×
×
00H
FFFFF713H Port 9 function control expansion register H PFCE9H
R/W
×
×
00H
FFFFF802H
System status register
SYS
R/W
×
×
00H
FFFFF80CH
Ring-OSC mode register
RCM
R/W
×
×
00H
FFFFF820H
Power save mode register
PSMR
R/W
×
×
00H
FFFFF822H
Clock control register
CKC
R/W
×
×
03H
FFFFF824H
PLL lock status register
LOCKR
R
×
×
02H
FFFFF828H
Processor clock control register
PCC
R/W
×
×
00H
FFFFF82CH
PLL control register 0
PLLCTL0
R/W
×
×
00H
FFFFF82DH
PLL control register 1
PLLCTL1
R/W
×
×
00H
FFFFF82EH
CPU operation clock status register
CCLS
R
×
×
00H
Note
FFFFF82FH
Programmable clock mode register
PCLM
R/W
×
×
01H
FFFFF860H
Clock selection register 0
OCKS0
R/W
×
11H
FFFFF864H
Clock selection register 1
OCKS1
R/W
×
10H
FFFFF868H
Clock selection register 2
OCKS2
R/W
×
00H
FFFFF86CH
Clock selection register 3
OCKS3
R/W
×
00H
FFFFF870H
Clock monitor mode register
CLM
R/W
×
×
00H
FFFFF87AH
Port Function Swap control register
PSWAP
R/W
×
×
00H
FFFFF888H
Reset status flag register
RESF
R/W
×
×
00H
FFFFF890H
Low-voltage detection register
LVIM
R/W
×
×
00H
FFFFF891H
Low-voltage detection level selection
register
LVIS
R/W
×
00H
FFFFF892H
Internal RAM data status register
RAMS
R/W
×
×
01H
FFFFF8B0H
BRG0 prescaler mode register
PRSM0
R/W
×
00H
FFFFF8B1H
BRG0 precaler compare register
PRSCM0
R/W
×
00H
FFFFF9FCH
On-chip debug shared port setting
register
OCDM
R/W
×
×
01H
FFFFF9FEH
Peripheral emulation register
PEUM1
R/W
×
×
00H
FFFFFA00H
UARTA0 control register 0
UA0CTL0
R/W
×
×
10H
FFFFFA01H
UARTA0 control register 1
UA0CTL1
R/W
×
00H
FFFFFA02H
UARTA0 control register 2
UA0CTL2
R/W
×
FFH
FFFFFA03H
UARTA0 option control register 0
UA0OPT0
R/W
×
×
14H
FFFFFA04H
UARTA0 status register
UA0STR
R/W
×
×
00H
FFFFFA06H
UARTA0 reception data register
UA0RX
R
×
FFH
FFFFFA07H
UARTA0 transmission data register
UA0TX
R/W
×
FFH
Note:
After reset release, when CPU starts operation by the ring-OSC for some reason or accident, it is set to
01H.
Table 3-4:
Peripheral I/O Registers (7/12)
Address
Description
Symbol
R/W
Manipulatable bits
Default
value
1-bit
8-bit
16-bit
electronic components distributor
Содержание V850E/RS1
Страница 6: ...6 User s Manual U16702EE3V2UD00 Downloaded from Elcodis com electronic components distributor...
Страница 206: ...206 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 232: ...232 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 366: ...366 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 402: ...402 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 684: ...684 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 766: ...766 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 798: ...798 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 832: ...832 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 834: ...834 User s Manual U16702EE3V2UD00 MEMO Downloaded from Elcodis com electronic components distributor...
Страница 848: ...848 User s Manual U16702EE3V2UD00 Downloaded from Elcodis com electronic components distributor...
Страница 852: ...Downloaded from Elcodis com electronic components distributor...