42
CHAPTER 3 CPU ARCHITECTURE
3.3.3 Table indirect addressing
[Function]
Table contents (branch destination address) of the particular location to be addressed by bits 1 to 5 of the
immediate data of an operation code are transferred to the program counter (PC) and branched.
Before the CALLT [addr5] instruction is executed, table indirect addressing is performed. This instruction
references an address stored in the memory table at addresses 40H through 7FH, and can branch in the entire
memory space.
[Illustration]
15
1
15
0
PC
7
0
Low Addr.
High Addr.
Memory (Table)
Effective 1
Effective Address
0
1
0
0
0
0
0
0
0
0
8
7
8
7
6
5
0
0
1
1
1
7
6
5
1
0
ta
4–0
Operation Code
Содержание NEC PD78081
Страница 23: ... xii MEMO ...
Страница 37: ...14 CHAPTER 1 OUTLINE MEMO ...
Страница 47: ...24 CHAPTER 2 PIN FUNCTION MEMO ...
Страница 91: ...68 CHAPTER 4 PORT FUNCTIONS MEMO ...
Страница 125: ...102 CHAPTER 6 8 BIT TIMER EVENT COUNTERS 5 AND 6 MEMO ...
Страница 157: ...134 CHAPTER 10 A D CONVERTER MEMO ...
Страница 193: ...170 CHAPTER 11 SERIAL INTERFACE CHANNEL 2 MEMO ...
Страница 253: ...230 CHAPTER 16 INSTRUCTION SET MEMO ...
Страница 269: ...246 APPENDIX B EMBEDDED SOFTWARE MEMO ...