356
/
838
Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
Figure 12-21 Control circuit in reset mode
12.3.12
Debug mode
When the microcontroller is in debug mode (the Cortex-M4 core halted), depending on the DBG_CTRL.TIMx_STOP
configuration in the DBG module, the TIMx counter can either continue to work normally or stop. For more details,
12.3.13
TIMx and external trigger synchronization
Same as advanced timer. See 11.3.16.
12.3.14
Timer synchronization
All TIMx timers are internally connected to each other. This implementation allows any master timer to provide
trigger to reset, start, stop or provide a clock for the other slave timers. The master clock is used for internal counter
and can be prescaled. Below figure shows a
Block diagram of timer interconnection.
The synchronization function does not support dynamic change of the connection. User should configure and enable
the slave timer before enable the master timer’s trigger or clock.
(CCDATx)
Counter(CNT)
ETRF
ETRF becomes
high
OCxREF
(OCxCEN=
'
0
'
)
OCxREF
(OCxCEN=
'1'
)
ETRF
still
high