
97P#VGUDP#+P45O97497D,#=#LF65
PIN ASSIGNMENT
Top View
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
V
DD
DQ0
V
DDQ
DQ1
DQ2
V
S SQ
DQ3
DQ4
V
DDQ
DQ5
DQ6
V
S SQ
DQ7
V
DD
LDQM
W E
CAS
RAS
CS
A
13
A
12
A
10
/AP
A
0
A
1
A
2
A
3
V
DD
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
V
SS
DQ15
V
S SQ
DQ14
DQ13
V
DDQ
DQ12
DQ11
V
S SQ
DQ10
DQ9
V
DDQ
DQ8
V
SS
N C
UD Q M
CLK
CKE
N C
A
11
A
9
A
8
A
7
A
6
A
5
A
4
V
SS
FUNCTIONAL BLOCK DIAGRAM
PIN FUNCTION DESCRIPTION
PIN NAME
INPUT
FUNCTION
CLK
System Clock
Active on the positive going edge to sample all inputs
CS
Chip Select
Disables or enables device operation by masking or enabling all
inputs except CLK , CKE and L(U)DQM
CKE
Clock Enable
Masks system clock to freeze operation from the next clock cycle.
CKE should be enabled at least one cycle prior new command.
Disable input buffers for power down in standby.
A0 ~ A11
Address
Row / column address are multiplexed on the same pins.
Row address : RA0~RA11, column address : CA0~CA7
A12 , A13
Bank Select Address
Selects bank to be activated during row address latch time.
Selects bank for read / write during column address latch time.
RAS
Row Address Strobe
Latches row addresses on the positive going edge of the CLK with
RAS low.
Enables row access & precharge.
CAS
Column Address Strobe
Latches column address on the positive going edge of the CLK with
CAS low.
Enables column access.
WE
Write Enable
Enables write operation and row precharge.
Latches data in starting from CAS , WE active.
L(U)DQM
Data Input / Output Mask
Makes data output Hi-Z, t
SHZ
after the clock and masks the output.
Blocks data input when L(U)DQM active.
DQ0 ~ DQ15 Data Input / Output
Data inputs / outputs are multiplexed on the same pins.
VDD / VSS
Power Supply / Ground
Power and ground for the input buffers and the core logic.
VDDQ / VSSQ Data Output Power / Ground
Isolated power supply and ground for the output buffers to provide
improved noise immunity.
NC
No Connection
This pin is recommended to be left No Connection on the device.
L(U)DQM
DQ
Mode
Register
ci
go
L l
ort
no
C
Column
Address
Buffer
&
Refresh
Counter
Row
Address
Buffer
&
Refresh
Counter
Bank D
re
do
ce
D
wo
R
Bank A
Bank B
Bank C
Sense Amplifier
Column Decoder
Data Control Circuit
ti
ucri
C
hct
aL
t
upt
u
O
& t
up
nI
r
eff
u
B
Address
Clock
Generator
CLK
CKE
re
do
ce
D
dn
a
m
mo
C
CS
RAS
CAS
WE
2
-
27
Содержание L 54
Страница 1: ...SERVICE MANUAL L54 DVD RECEIVER NAD ELECTRONICS INTERNATIONAL TORONTO NAD 2007 ...
Страница 2: ...SERVICE MANUAL L54 DVD RECEIVER L54DVD RECEIVER ...
Страница 7: ...1 7 9 Ê 6 Ê Ê ÊÊ 6 Ó Ê 6 Ê Ê Ê ...
Страница 8: ...1 8 Ê Ê ...
Страница 9: ...EXPLODED VIEW L54AH 1 9 1 10 ...
Страница 10: ...1 11 ...
Страница 11: ...EXPLODED VIEW L54C 1 12 1 13 ...
Страница 12: ...1 14 ...
Страница 15: ...YRO IXQFWLRQ LF QMZ4486IJ4 LF44 2 3 IC BLOCK DIAGRAMS PIN DESCRIPTION ...
Страница 16: ...2 4 ...
Страница 20: ...Pin Assignment YIO GULYHU LF OF 8 58H LF 4 2 8 ...
Страница 24: ...KH LQYHUWHU 7DFW37 LF69 LF6 PIN CONNECTION AND IEC LOGIC SYMBOLS 2 12 ...
Страница 26: ...Pin Assignment UGV GHPRGXODWLRQ LF OF 5 56P LF5 Block Diagram 2 14 ...
Страница 29: ...FRGHF GLU DN78 LF67 isvjr kphnyht 2 17 ...
Страница 30: ...PIN DESCRIPTION 2 18 ...
Страница 31: ...2 19 PIN DESCRIPTION ...
Страница 32: ...2 20 PIN DESCRIPTION ...
Страница 40: ...Prwru Gulyhu LF DP8 LF75 SLQ DVVLJQPHQW 2 28 ...
Страница 41: ...2 29 ...
Страница 46: ...1 BLOCK DIAGRAM 2 34 2 35 ...
Страница 47: ...2 WIRING DIAGRAM 2 36 2 37 ...
Страница 48: ...3 SCHEMATIC DIAGRAM FRONT PART 2 38 2 39 ...
Страница 49: ...VIDEO PART 2 40 2 41 ...
Страница 50: ...MCU PART 2 42 2 43 ...
Страница 51: ...INPUT PART 2 44 2 45 ...
Страница 52: ...AMP PART 2 46 2 47 ...
Страница 53: ...MPEG PART 2 48 2 49 ...
Страница 54: ...MPEG PART 2 50 2 51 ...
Страница 55: ...4 PRINTED CIRCUIT BOARDS FRONT PCB DATA VIEW 2 52 2 53 ...
Страница 56: ...INPUT PCB DATA VIEW TOP 2 54 2 55 ...
Страница 57: ...INPUT PCB DATA VIEW BOTTOM 2 56 2 57 ...
Страница 58: ...AMP PCB DATA VIEW 2 58 2 59 ...
Страница 59: ...MPEG PCB DATA VIEW TOP 2 60 2 61 ...
Страница 60: ...MPEG PCB DATA VIEW BOTTOM 2 62 2 63 ...