Serial Peripheral Interface 1 and 2
13-1
Chapter 13
Serial Peripheral Interface 1 and 2
The MC68VZ328 contains two serial peripheral interface (SPI) modules, SPI 1 and SPI 2. This chapter
describes the operation and programming of both SPI modules.
While SPI 2 operates as a master-mode-only SPI module, SPI 1 represents an enhanced version of the
SPI 2 design. Equipped with a data FIFO, SPI 1 may operate as a master- or slave-configurable SPI
interface module, allowing the MC68VZ328 to interface with either an external SPI master or an SPI slave
device.
13.1
SPI 1 Overview
This section discusses how SPI 1 may be used to communicate with external devices. SPI 1 contains an
8
×
16 data-in FIFO and an 8
×
16 data-out FIFO. Incorporating the DATA_READY and SS control
signals enables faster data communication with fewer software interrupts. Figure 13-1 illustrates the
configurable serial peripheral interface block diagram.
Figure 13-1. SPI 1 Block Diagram
Clock
Generator
Clock
Control
DATA_READY
CPU Interface
Shift Register
RxFIFO
TxFIFO
SS
SPICLK1
MISO
MOSI
Содержание MC68VZ328
Страница 1: ...MC68VZ328UM D Rev 0 02 2000 MC68VZ328 Integrated Processor User s Manual ...
Страница 14: ...xiv MC68VZ328 User s Manual ...
Страница 18: ...xviii MC68VZ328 User s Manual ...
Страница 26: ...xxvi MC68VZ328 User s Manual ...
Страница 42: ...1 12 MC68VZ328 User s Manual Modules of the MC68VZ328 ...
Страница 54: ...2 12 MC68VZ328 User s Manual In Circuit Emulation ICE Signals ...
Страница 68: ...3 14 MC68VZ328 User s Manual Programmer s Memory Map ...
Страница 110: ...6 22 MC68VZ328 User s Manual Programming Model ...