Index
Motorola
I-1
A
Address Buses
1-12
Address Generation Unit
1-11
AES/EBU
8-3
B
bootstrap loading using the HI
4-54
Bootstrap Program Listing
A-4
bootstrap ROM
1-16
Bootstrap ROM — See Appendix A
C
CDP Format
1-19
,
6-3
Clock
2-7
Command Vector Register (CVR)
4-29
CP-340
8-3
CPHA and CPOL (HCKR Clock Phase and
Polarity Controls)
5-10
CVR register
4-29
bit 0–5—Host Vector bits (HV)
4-29
bit 6—reserved
4-30
bit 7—Host Command bit (HC)
4-30
D
Data ALU
1-11
Data Buses
1-12
data transfer
DMA
4-59
DSP to host
4-19
,
4-56
host to DSP
4-18
,
4-49
polling/interrupt controlled
4-45
DAX
Block Transferred Interrupt Handling
8-14
Initiating A Transmit Session
8-14
Transmit Register Empty Interrupt
Handling
8-14
DAX Audio Data register Empty (XADE) status
flag
8-10
DAX Audio Data Registers (XADRA/XADRB)
8-7
DAX Audio Data Shift Register (XADSR)
8-8
DAX biphase encoder
8-12
DAX Block transfer (XBLK) flag
8-11
DAX Channel A Channel status (XCA) bit
8-9
DAX Channel A User data (XUA) bit
8-9
DAX Channel A Validity (XVA) bit
8-9
DAX Channel B Channel Status (XCB) bit
8-10
DAX Channel B User Data (XUB) bit
8-10
DAX Channel B Validity (XVB) bit
8-9
DAX Clock input Select bits
8-9
DAX clock multiplexer
8-13
DAX clock selection
8-9
DAX Control Register (XCTR)
8-8
DAX Enable (XEN) bit
8-8
DAX internal architecture
8-6
DAX Interrupt Enable (XIEN) bit
8-8
DAX Non-Audio Data Buffer (XNADBUF)
8-12
DAX Operation During Stop
8-15
DAX Parity Generator (PRTYG)
8-12
DAX preamble generator
8-12
DAX Preamble sequence
8-13
DAX Programming Considerations
8-14
DAX programming model
8-6
DAX Status Register (XSTR)
8-10
DAX Stop control (XSTP) bit
8-8
DAX Transmit In Progress (XTIP) status flag
8-11
DAX Transmit Underrun error (XAUR) status
flag
8-10
Digital Audio Transmitter (DAX)
8-3
DMA bit
4-18
,
4-32
DMA mode
4-26
DMA procedure
DSP to host
4-65
host to DSP
4-62
DMA Status bit (DMA)
4-18
,
4-32
DSP to host
DMA procedure
4-65
internal processing
4-64
DSP56011 Features
1-6
F
Frequency Multiplication by the PLL
1-12
G
GC0-GC3 (GPIOR Control Bits)
7-4
GD0-GD3 (GPIOR Data Bits)
7-4
GDD0-GDD3 (GPIOR Data Direction Bits)
7-4
General Purpose I/O — See Section 7
General Purpose I/O (GPIO)
1-19
General Purpose Input/Output (GPIO)
1-10
GPIO
Содержание DSP56012
Страница 12: ...xii Motorola ...
Страница 20: ...xx Motorola ...
Страница 21: ...MOTOROLA DSP56012 User s Manual 1 1 SECTION 1 OVERVIEW ...
Страница 40: ...1 20 DSP56012 User s Manual MOTOROLA Overview DSP56012 Architectural Overview ...
Страница 41: ...MOTOROLA DSP56012 User s Manual 2 1 SECTION 2 SIGNAL DESCRIPTIONS ...
Страница 61: ...SECTION 3 MEMORY OPERATING MODES AND INTERRUPTS ...
Страница 81: ...MOTOROLA DSP56012 User s Manual 4 1 SECTION 4 PARALLEL HOST INTERFACE ...
Страница 148: ...4 68 DSP56012 User s Manual MOTOROLA Parallel Host Interface Host Interface HI ...
Страница 149: ...MOTOROLA DSP56012 User s Manual 5 1 SECTION 5 SERIAL HOST INTERFACE ...
Страница 179: ...MOTOROLA DSP56012 User s Manual 6 1 SECTION 6 SERIAL AUDIO INTERFACE ...
Страница 205: ...MOTOROLA DSP56012 User s Manual 7 1 SECTION 7 GPIO ...
Страница 210: ...7 6 DSP56012 User s Manual MOTOROLA GPIO GPIO Register GPIOR ...
Страница 211: ...MOTOROLA DSP56012 User s Manual 8 1 SECTION 8 DIGITAL AUDIO TRANSMITTER ...
Страница 226: ...8 16 DSP56012 User s Manual MOTOROLA Digital Audio Transmitter DAX Programming Considerations ...
Страница 233: ...MOTOROLA DSP56012 User s Manual B 1 APPENDIX B PROGRAMMING REFERENCE ...