69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Interrupt Controller
12
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006 10:46 am,
Preliminary
Document Classification: Proprietary Information
Page 365
Not approved by Document Control. For review only.
12.5.3
Interrupt Controller FIQ Pending Registers (ICFP and
ICFP2)
ICFP and ICFP2 have one bit per interrupt source. A bit is set if the corresponding peripheral has a pending
unmasked FIQ interrupt waiting to be served (see
).
Table 12-7. ICFP Bit Definitions (Sheet 1 of 4)
Physical Address
0x40D0_000C
Coprocessor Register: CP6, CR3
ICFP
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RTC_AL
RTC_HZ
OS
T_
3
OS
T_
2
OS
T_
1
OS
T_
0
DM
A
C
S
SP1
MM
C 1
UAR
T
1
UAR
T
2
UAR
T
3
reserve
d
I2
C
LCD
S
SP2
US
IM1
AC97
S
SP4
PM
L
US
B
C
GP
IO_
x
GP
IO_
1
GP
IO_
0
O
S
T
_4_1
1
PWR
_
I2
C
reserve
d
KE
Y
P
A
D
U
S
BH1
U
S
BH2
MS
L
1
S
SP3
Reset
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
Bits
Access
Name
Description
31
R
RTC_AL
Real Time Clock Alarm
0 = No interrupt notification
1 = RTC equals alarm register has occurred, interrupt level<31> = 1,
and either mask bit<31> = 1 or DIM bit = 0.
30
R
RTC_HZ
One Hz Clock
0 = No interrupt notification
1 = One Hz clock TIC has occurred, interrupt level<30> = 1, and either
mask bit<30> = 1 or DIM bit = 0.
29
R
OST_3
OS Timer 3
0 = No interrupt notification
1 = OS timer equals match register 3, interrupt level<29> = 1, and either
mask bit<29> = 1 or DIM bit = 0.
28
R
OST_2
OS Timer 2
0 = No interrupt notification
1 = OS timer equals match register 2, interrupt level<28> = 1, and either
mask bit<28> = 1 or DIM bit = 0.
27
R
OST_1
OS Timer 1
0 = No interrupt notification
1 = OS timer equals match register 1, interrupt level<27> = 1, and either
mask bit<27> = 1 or DIM bit = 0.
26
R
OST_0
OS Timer 0
0 = No interrupt notification
1 = OS timer equals match register 0, interrupt level<26> = 1, and either
mask bit<26> = 1 or DIM bit = 0.
25
R
DMAC
DMAC
0 = No interrupt notification
1 = DMA Channel service request has occurred, interrupt level<25> = 1,
and either mask bit<25> = 1 or DIM bit = 0.