![Marvell PXA300 Скачать руководство пользователя страница 353](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615353.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Interrupt Controller
12
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006 10:46 am,
Preliminary
Document Classification: Proprietary Information
Page 353
Not approved by Document Control. For review only.
12.5
Register Descriptions
12.5.1
Interrupt Controller Pending Registers (ICPR and ICPR2)
The ICPR and ICPR2 are two 32-bit read-only registers that show all pending interrupts in the system. The
contents are not affected by the state of the Mask registers (ICMR and ICMR2). Both the IRQ-level and
FIQ-level pending interrupts are read as set in this register. The register is cleared during reset. See
and
for details.
Table 12-3. ICPR Bit Definitions (Sheet 1 of 4)
Physical Address: 0x40D0_0010
Coprocessor Register: CP6, CR4
ICPR
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RTC_AL
RTC_HZ
OS
T_
3
OS
T_
2
OS
T_
1
OS
T_
0
DM
A
C
S
SP1
MM
C 1
UAR
T
1
UAR
T
2
UAR
T
3
reserved
I2
C
LCD
S
SP2
US
IM
1
AC97
S
SP4
PM
L
US
B
C
GP
IO_
x
GP
IO_
1
GP
IO_
0
O
S
T
_4_1
1
PWR
_
I2
C
reserved
KE
Y
P
A
D
U
S
BH1
U
S
BH2
MS
L
1
S
SP3
Reset
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
0
0
0
0
Bits
Access
Name
Description
31
R
RTC_AL
Real-Time Clock Alarm
0 = RTC equals alarm register interrupt has NOT occurred.
1 = RTC equals alarm register interrupt has occurred.
30
R
RTC_HZ
One-Hz Clock
0 = One Hz clock TIC NOT not occurred.
1 = One Hz clock TIC has occurred.
29
R
OST_3
OS Timer 3
0 = OS timer does NOT equal Match register 3.
1 = OS timer equals Match register 3.
28
R
OST_2
OS Timer 2
0 = OS timer does NOT equal Match register 2.
1 = OS timer equals Match register 2.
27
R
OST_1
OS Timer 1
0 = OS timer does NOT equal Match register 1.
1 = OS timer equals Match register 1.
26
R
OST_0
OS Timer 0
0 = OS timer does NOT equal Match register 0.
1 = OS timer equals Match register 0.
25
R
DMAC
DMA Controller
0 = DMA Channel service request has NOT occurred.
1 = DMA Channel service request has occurred.
24
R
SSP1
SSP 1
0 = SSP 1 has NOT requested service.
1 = SSP 1 has requested service.