![Marvell PXA300 Скачать руководство пользователя страница 286](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615286.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 286
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
slave device then samples the bus line a specified amount of time after the bus line transitions from a logic-high
to a logic-low state. A write-1 occurs if the bus line is logic-high when sampled; a write-0 occurs if the bus line is
logic-low when sampled (see
). Refer the PXA300 Processor and PXA310 Processor Electrical,
Mechanical, and Thermal Specification for detailed timing information.
Figure 10-3. 1-Wire Write Slots
10.3.3.3
Read Time Slots
A read time slot is initiated when the 1-Wire bus master pulls the bus line low for the minimum required time and
then releases it. If the slave device is responding with a 0, the slave continues to hold the bus line low for up to a
specified amount of time before the slave releases the bus line; the bus line is then pulled high by the external
pullup resistor. If the slave device is responding with a 1, the slave does not hold the bus line low and the bus line
is pulled to a logic-high immediately after the master releases the line. The master samples the data after a
specified amount of time after the start of the read time slot. The master ends the read slot after the required
amount of time (see
). Refer the PXA300 Processor and PXA310 Processor Electrical, Mechanical,
and Thermal Specification for detailed timing information.
WRITE 0 SLOT
WRITE 1 SLOT
Write-1 low time
Write-0 slot duration
Write-0 low time
Pre-sample
Delay
Sample window
Write-1 slot duration
Vcc
ONE_WIRE
GND
LINE TYPE LEGEND:
1-Wire Master active low Resistor pullup
Pre-sample
Delay
Sample window