
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Services Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 229
Not approved by Document Control. For review only.
8.9.5
Power Manager Wake-Up Enable Register (PWER)
, selects whether the falling edge or rising edge of the corresponding wake-up
source(s) causes a wake-up from S2 or S3 state. Possible wake-up sources that can be programmed in PWER are
RTC alarm and EXT_WAKEUP<1:0>. For an external wake-up to serve as a wake-up source from these modes
•
Either or both of the rising-edge or falling-edge bits in PWER must be set.
•
The following timing requirements must met:
— If a rising edge is to be detected on a signal, the signal must be held low for a minimum time, then high
for a minimum time. Refer to the PXA300 Processor and PXA310 Processor Electrical, Mechanical,
and Thermal Specification for this time duration.
— If a falling edge is to be detected on a signal, the signal must be held high for a minimum time, then low
for a minimum time. Refer to the PXA300 Processor and PXA310 Processor Electrical, Mechanical,
and Thermal Specification for this time duration.
— When nBATT_FAULT is asserted, PWER assumes its reset value, enabling only EXT_WAKEUP<1:0>
as wake-up sources.
Note:
A write to the PWER requires two 32-kHz clock cycles to complete. Wait for two 32-kHz clock
cycles between writes to the PWER or data corruption may occur.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 8-10. PWER Bit Definitions
Physical Address
0x40F5_0010
PWER
Services Unit
Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WE
R
T
C
reserved
WEF
1
WEF
0
WE
R
1
WE
R
0
Reset 0
†
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
? 1
†
1
†
1
†
1
†
Bits
Access
Name
Description
31
R/W
WERTC
Wake-up Enable for RTC S2 or S3 State
0 – Disable wake-up due to RTC alarm.
1 – Enable wake-up due to RTC alarm.
30:4
—
—
reserved
3:2
R/W
WEF[n]
†
Wake-up Enable for Falling-Edge EXT_WAKEUP(n) for S2 or S3 State
0 – Disable falling-edge wake-up due to EXT_WAKEUP[n].
1 – Enable falling-edge wake-up due to EXT_WAKEUP[n].
1:0
R/W
WER[n]
†
Wake-up Enable for Rising-Edge EXT_WAKEUP(n) for S2 or S3 State
0 – Disable rising-edge wake-up due to EXT_WAKEUP[n].
1 – Enable rising-edge wake-up due to EXT_WAKEUP[n].
†
S3 low-power mode exit reset does not clear or set this bit.