
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 226
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
8.9.4
Power Management Unit General Configuration Register
(PCFR)
, contains the following bits to configure various functions within the processor:
•
System power-supply ramp delay (SYS_DEL)—Adjusts the power-up time (in ~32-kHz timekeeping
oscillator cycles) from the assertion of SYS_EN to the time the high voltage supplies have ramped up to
their rated value and services can coninue with the S3 exit sequence.
•
Power-supply ramp delay (PWR_DEL)—Adjusts the power-up time (in ~32-kHz timekeeping oscillator
cycles) from the assertion of PWR_EN or the completion of I
2
C commands used to enable the low-voltage
power supplies to the continuation of the S3 and S2-exit sequence.
•
Low-power-supply ramp delay (LPM_DEL) —Adjusts the power-up time (in ~32-kHz timekeeping
oscillator cycles) from the completion of I
2
C commands used to enable the low-voltage power supplies to
the continuation of the D1, D2, and D3-exit sequences and when executing a Boerne frequency change.
•
S3 mode L0 converter enable (L0_EN)—Selects between the low-power regulator L0 and DC-DC regulator
during S3 state.
•
Shorten wake-up delay disable (SWDD)—Shortens the S3 and S2 wake-up delay when all power supplies
have powered on.
•
Pad pull-up/pull-down hold (PUDH)—Enables the pull-up and pull-down resistors in the pads.
•
S2 nRESET_OUT disable (SL_ROD)—Prevents the nRESET_OUT pin from asserting upon entry into S2
or S3 states.
•
GPIO reset disable (GP_ROD)—Enables/disables assertion of nRESET_OUT during GPIO reset.
Note:
A write to the PCFR requires two 32-kHz clock cycles to complete. Wait for two 32-kHz clock
cycles between writes to the PCFR or data corruption may occur.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 8-8. PSPR Bit Definitions
Physical Address
0x40F5_0008
PSPR
Services Unit
Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SP
31
SP
30
SP
29
SP
28
SP
27
SP
26
SP
25
SP
24
SP
23
SP
22
SP
21
SP
20
SP
19
SP
18
SP
17
SP
16
SP
15
SP
14
SP
13
SP
12
SP
1
1
SP
10
SP9
SP8
SP7
SP6
SP5
SP4
SP3
SP2
SP1
SP0
Reset 0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
0
†
Bits
Access
Name
Description
31:0
R/W
SP[n]
†
Scratch Pad Register bit n, where n = [31:0]
†
S3 low-power mode exit does not clear this bit.