
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Services Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 227
Not approved by Document Control. For review only.
Table 8-9. PCFR Bit Definitions (Sheet 1 of 2)
Physical Address
0x40F5_000C
PCFR
Services Unit
Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SYS_DEL
PWR_DEL
LPM_DEL
reserved
L
1_DI
S
L
0_E
N
reserved
SWD
D
reserved
P
UDH
SL
_R
O
D
GP_
R
OD
Reset 1
†
1
†
0
†
0
†
1
†
1
†
0
†
0
†
0
†
0
†
0
†
0
†
?
?
?
?
?
? 0
†
0
†
?
?
? 0
†
?
?
?
?
? 0
††
0
†
0
†
Bits
Access
Name
Description
31:28
R/W
SYS_DEL
System-Power-Supply Ramp Delay
Sets the number of timekeeping oscillator (~32 kHz) cycles between
assertion of SYS_EN (system power supplies enabled) and continuation of
the power-up sequence to 2
n
(reset value = 0b1100 for 125 ms delay).
0b0000-0b1100: n = SYS_DEL
0b1101-0b1111: n = 12
Example: For SYS_DEL = 0b1100:
0b1100 = 12 = n
2
n
= 2
12
= 4096
System Power Supply Ramp Delay = 4096 x (1/32.768 kHz) = ~125 ms
27:24
R/W
PWR_DEL
Power-Supply (VCC_APPS and VCC_SRAM) Ramp Delay
Sets the number of timekeeping-oscillator (~32 kHz) cycles between the
assertion of the PWR_EN signal or the completion of I
2
C commands used to
enable the low-voltage power supplies and the continuation of the power up
sequence to 2
n
(reset value = 0b1100 for 125 ms delay).
0b0000-0b1100: n = PWR_DEL
0b1101-0b1111: n = 12
See the PCFR[SYS_DEL] bit description for a similar example calculation
23:20
R/W
LPM_DEL
Power-Supply (VCC_APPS and VCC_SRAM) Ramp Delay when exiting
D1, D2, and D3 Low-Power Modes (MPMU is in S0 state) and executing
an application subsystem frequency change
Sets the number of timekeeping-oscillator (~32 kHz) cycles between
completion of I
2
C commands used to enable the D1, D2, and D3 disabled
power supplies and the continuation of the power up or frequency change
sequence.
Example: For LPM_DEL = 0b1011:
0b1011 = 11
Power Supply Ramp Delay = 11 x (1/32.768 kHz) = ~ 0.336 ms
19:14
—
—
reserved