Information Manual
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
April 1998
Parallel Host Interface (PHIF) (DSP1611/18/27/28/29 Only)
Lucent Technologies Inc.
DRAFT COPY
9-11
(continued)
The PHIF interrupts must be enabled in the inc register to be acted on. If set, bit 3 of inc enables PIBF and bit 2
enables POBE. If the interrupts are not enabled in the inc register, they will still appear in the ins register, on the
output pins, and on PSTAT, but the vectored interrupt will not be generated.
Note: There is a one instruction latency if altering the PIBF and POBE fields of the inc register. For example, if
interrupts are disabled with the command inc = 0x0000, the DSP still responds to an interrupt during the
next instruction. After this instruction has executed, the interrupts are disabled. Therefore, to protect an
instruction sequence from interrupts, follow the command to mask the PIBF and POBE fields of the inc reg-
ister with one instruction that can be safely interrupted.
9.4 PHIF Pin Multiplexing
The PHIF pins are multiplexed with BIO and SIO pins. The PHIF functions are selected at the pins by writing bit 10
(ESIO2) to zero in the ioc register. This is the default value after reset.
lists the pins and the correspond-
ing functions. (For more details, see
.)
Table 9-4. PHIF Pin Multiplexing of Active Signals
Signal to Pin
for (ioc Register bit 10)
ESIO2 = 1
Signal to Pin
for (ioc Register bit 10)
ESIO2 = 0
IOBIT3
PB7
IOBIT2
PB6
IOBIT1
PB5
IOBIT0
PB4
SADD2
PB3
DOEN2
PB2
DI2
PB1
ICK2
PB0
OBE2
POBE
IBF2
PIBF
OLD2
PODS
ILD2
PIDS
SYNC2
PBSEL
DO2
PSTAT
OCK2
PCSN
Содержание DSP1611
Страница 18: ...Chapter 1 Introduction...
Страница 27: ...Chapter 2 Hardware Architecture...
Страница 52: ...Chapter 3 Software Architecture...
Страница 116: ...Chapter 4 Instruction Set...
Страница 154: ...Chapter 5 Core Architecture...
Страница 176: ...Chapter 6 External Memory Interface...
Страница 208: ...Chapter 7 Serial I O...
Страница 237: ...Chapter 8 Parallel I O DSP1617 Only...
Страница 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Страница 275: ...Chapter 10 Bit I O Unit...
Страница 284: ...Chapter 11 JTAG Test Access Port...
Страница 306: ...Chapter 12 Timer...
Страница 313: ...Chapter 13 Bit Manipulation Unit...
Страница 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Страница 350: ...Chapter 15 Interface Guide...
Страница 367: ...Appendix A Instruction Encoding...
Страница 379: ...Appendix B Instruction Set Summary...
Страница 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Страница 437: ...Index...