
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
Information Manual
Parallel Host Interface (PHIF) (DSP1611/18/27/28/29 Only)
April 1998
9-2
DRAFT COPY
Lucent Technologies Inc.
9.1 PHIF Operation
The PHIF is an asynchronous interface whose timing is controlled by an external host. The host initiates a read or
write of the port and controls the timing with the PIDS and PODS data strobes. The DSP program reacts to the
ensuing interrupt either by processing an interrupt service routine from an enabled interrupt or by polling the ins
(interrupt status) register to see if an interrupt has occurred.
The PHIF is compatible with two standard interfaces: one defined by
Intel and one by Motorola. In the Intel mode,
PIDS is the input data strobe and PODS is the output data strobe with respect to the DSP. In
Motorola mode, PIDS
is renamed PRWN (parallel read/write not) and selects between a read and a write. PODS is renamed PDS and
becomes the data strobe for both input and output.
Providing their respective interrupt mask bits are set (logic 1) in the inc register, the assertion of PIDS and PODS
by an external device causes a PIBF or POBE interrupt to the DSP to become pending. (See
, for more information.) PIBF and POBE are available at output pins and are used by the external host to
achieve functional synchronization with the DSP.
Pin Functions
This interface pin-multiplexes the parallel host interface with the second serial I/O interface and the 4-bit I/O inter-
face. The interface selection is made by writing the ESIO2 bit in the ioc register (see
). A zero value for ESIO2 selects the PHIF pins and is the default setting after device reset.
Содержание DSP1611
Страница 18: ...Chapter 1 Introduction...
Страница 27: ...Chapter 2 Hardware Architecture...
Страница 52: ...Chapter 3 Software Architecture...
Страница 116: ...Chapter 4 Instruction Set...
Страница 154: ...Chapter 5 Core Architecture...
Страница 176: ...Chapter 6 External Memory Interface...
Страница 208: ...Chapter 7 Serial I O...
Страница 237: ...Chapter 8 Parallel I O DSP1617 Only...
Страница 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Страница 275: ...Chapter 10 Bit I O Unit...
Страница 284: ...Chapter 11 JTAG Test Access Port...
Страница 306: ...Chapter 12 Timer...
Страница 313: ...Chapter 13 Bit Manipulation Unit...
Страница 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Страница 350: ...Chapter 15 Interface Guide...
Страница 367: ...Appendix A Instruction Encoding...
Страница 379: ...Appendix B Instruction Set Summary...
Страница 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Страница 437: ...Index...