
DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
Information Manual
External Memory Interface
April 1998
6-12
DRAFT COPY
Lucent Technologies Inc.
6.1 EMI Function
(continued)
The 16-bit address bus allows 65,536 words to be addressed in each of the two address spaces. The external data
address space is divided into three segments: ERAMHI, ERAMLO, and IO. There is one memory map for the three
segments and internal RAM.
shows the memory maps of the data address space for each device.
Each of the four external segments has a corresponding enable line that is an output from the DSP. In addition, the
lowest address in the IO segment is individually decoded and provided as an output for selecting external IO
devices. This is the DSEL output (not available in the DSP1627/28/29).
Table 6-11. Data Memory Map (Y-Memory Space)
Decimal
Address
Hexadecimal Address
in r0, r1, r2, r3
DSP1611 DSP1617/1618 DSP1627
DSP1628
x08
DSP1628
x16
DSP1629
x10
DSP1629
x16
0
0x0000
0x03FF
RAM1
RAM1
RAM1
RAM1
RAM1
RAM1
RAM1
1024
0x0400
0x07FF
RAM2
RAM2
RAM2
RAM2
RAM2
RAM2
RAM2
2048
0x0800
0x0BFF
RAM3
RAM3
RAM3
RAM3
RAM3
RAM3
RAM3
3072
0x0C00
0x0FFF
RAM4
RAM4
RAM4
RAM4
RAM4
RAM4
RAM4
4096
0x1000
0x13FF
RAM5
Reserved
RAM5
RAM5
RAM5
RAM5
RAM5
5120
0x1400
0x17FF
RAM6
RAM6
RAM6
RAM6
RAM6
RAM6
6144
0x1800
0x1BFF
RAM7
Reserved
RAM7
RAM7
RAM7
RAM7
7168
0x1C00
0x1FFF
RAM8
RAM8
RAM8
RAM8
RAM8
8192
0x2000
0x23FF
RAM9
Reserved
RAM9
RAM9
RAM9
9216
0x2400
0x27FF
RAM10
RAM10
RAM10
RAM10
10240
0x2800
0x2BFF
RAM11
RAM11 Reserved RAM11
11264
0x2C00
0x2FFF
RAM12
RAM12
RAM12
12288
0x3000
0x33FF
Reserved
RAM13
RAM13
13312
0x3400
0x37FF
RAM14
RAM14
14336
0x3800
0x3BFF
RAM15
RAM15
15360
0x3C00
0x3FFF
RAM16
RAM16
16384
0x4000
0x40FF
IO
IO
IO
IO
IO
IO
IO
16640
0x4100
0x7FFF
ERAMLO
ERAMLO
ERAMLO ERAMLO ERAMLO ERAMLO ERAMLO
32768
65535
0x8000
0xFFFF
ERAMHI
ERAMHI
ERAMHI ERAMHI ERAMHI ERAMHI ERAMHI
Содержание DSP1611
Страница 18: ...Chapter 1 Introduction...
Страница 27: ...Chapter 2 Hardware Architecture...
Страница 52: ...Chapter 3 Software Architecture...
Страница 116: ...Chapter 4 Instruction Set...
Страница 154: ...Chapter 5 Core Architecture...
Страница 176: ...Chapter 6 External Memory Interface...
Страница 208: ...Chapter 7 Serial I O...
Страница 237: ...Chapter 8 Parallel I O DSP1617 Only...
Страница 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Страница 275: ...Chapter 10 Bit I O Unit...
Страница 284: ...Chapter 11 JTAG Test Access Port...
Страница 306: ...Chapter 12 Timer...
Страница 313: ...Chapter 13 Bit Manipulation Unit...
Страница 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Страница 350: ...Chapter 15 Interface Guide...
Страница 367: ...Appendix A Instruction Encoding...
Страница 379: ...Appendix B Instruction Set Summary...
Страница 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Страница 437: ...Index...