4-11
transferred. This bit is reset when the DMA Mode bit is
reset (0) in the
register (
).
The SCSI core contains a true End of DMA Status bit
(last byte sent) in bit 7 of the
register.
R
Reserved
6
PERR
Parity Error
5
This bit is set if a parity error occurs during a data receive
or a device selection. The Parity Error bit can only be set
(1) if the Enable Parity Check bit (register 0xFC02, bit 5)
is active (1). This bit may be cleared by reading the
register (
IRA
Interrupt Request Active
4
This bit is set if an enabled interrupt condition occurs. It
can be cleared by reading the
register (
PMATCH
Phase Match
3
The SCSI signals MSG/, C_D/ and I_O/ represent the
current information transfer phase. The Phase Match bit
indicates whether the current SCSI bus phase matches
the lower three bits of the
register.
Phase Match is continuously updated and is only
significant when the SYM53C040 is operating as a bus
initiator. A phase match is required for data transfers to
occur on the SCSI bus.
BERR
Busy Error
2
The Busy Error bit is active if an unexpected loss of the
BSY/ signal has occurred. This level sensitive latch is set
whenever the Monitor Busy bit (register 0xFC02, bit 2) is
true and BSY/ is asserted. An unexpected loss of BSY/
will disable any SCSI outputs and will reset the DMA
Mode bit (register 0xFC02, bit 1).
ATN
Attention
1
This bit reflects the condition of the SCSI bus control
signal ATN/. This signal is normally monitored by a target
device.
Содержание Symbios SYM53C040
Страница 12: ...xii Preface...
Страница 90: ...4 18 SCSI and DMA Registers...
Страница 98: ...5 8 SFF 8067 Registers...
Страница 110: ...6 12 Two Wire Serial Registers...
Страница 126: ...7 16 Miscellaneous Registers...
Страница 160: ...8 34 System Registers...
Страница 184: ...9 24 Electrical Characteristics...
Страница 194: ...A 10 Register Summary...
Страница 214: ......