![LSI Symbios SYM53C040 Скачать руководство пользователя страница 21](http://html1.mh-extra.com/html/lsi/symbios-sym53c040/symbios-sym53c040_technical-manual_1944094021.webp)
SCSI Core Operation
2-5
Figure 2.2
SYM53C040 Memory Map
The address decode block in the SYM53C040 decodes addresses
generated by the microcontroller and multiplexes memory space
accesses between the different register and memory blocks according to
the memory map.
2.3 SCSI Core Operation
The SYM53C040 uses a SCSI core based on the SYM53C80 first
generation SCSI architecture. The SYM53C80 architecture supports
8-bit, asynchronous only SCSI data transfers. It supports both SE and
LVD SCSI transfers. The core contains support for parity generation and
checking, initiator and target operation, arbitration, and interrupts to the
microcontroller. The core is controlled by several registers that are
described in
.
2.3.1 Recommended Use of SCSI High ID Pins
The SCSI core in the SYM53C040 is designed for 8-bit SCSI applications
only. However, the SYM53C040 contains some additional logic that
allows the device to have three SCSI high IDs, in addition to 0–7, so that
the SYM53C040 can be given lower priority on a wide SCSI bus.
However, the SYM53C040 cannot perform selection or reselection on a
wide bus; parity checking during the selection/reselection phase may be
Interrupt Vectors
16 Kbytes Internal RAM
47 Kbytes External
Address Space
1 Kbyte Internal
Features Registers
0x0000
0x0032
0x0033
0x3FFF
0x4000
0xFBFF
0xFC00
0xFFFF
Содержание Symbios SYM53C040
Страница 12: ...xii Preface...
Страница 90: ...4 18 SCSI and DMA Registers...
Страница 98: ...5 8 SFF 8067 Registers...
Страница 110: ...6 12 Two Wire Serial Registers...
Страница 126: ...7 16 Miscellaneous Registers...
Страница 160: ...8 34 System Registers...
Страница 184: ...9 24 Electrical Characteristics...
Страница 194: ...A 10 Register Summary...
Страница 214: ......