LSI Logic Confidential
18-26
Specifications
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
•
SDRAM_DQ[31:0] and SDRAM_DQS[3:0] are driven from the
SDRAM for reads.
18.2.5 CD Interface Timing
and
show the timing for the CD signal input.
Figure 18.21 CD Interface Timing
T
1
CD_BCK (I)
CD_LRCK (I)
CD_Data (I)
CD_C2PO (I)
70%
50%
30%
T
CYC
T
HIGH
T
LOW
T
2
Table 18.16 CD Input Timing
Symbol
Description
Min
Max
Units
T
CYC
Cycle clock period
100
T
HIGH
CD_BCK HIGH pulse width
50
ns
T
LOW
CD_BCK LOW pulse width
50
ns
T
1
CD_DATA, CD_LRCK, CD_C2PO setup
10
ns
T
2
CD_DATA, CD_LRCK, CD_C2PO hold
10
ns
Содержание DMN-8600
Страница 14: ...LSI Logic Confidential xiv Contents Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 18: ...LSI Logic Confidential xviii Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...
Страница 64: ...LSI Logic Confidential 7 6 Memory Mapping Copyright 2001 2002 by LSI Logic Corporation All rights reserved ...