4
Single-Ended Signals AC Input Parameters Tests
58
DDR2(+LP) Compliance Testing Methods of Implementation
V
IH(AC)
Test for DQ, DM - Test Method of Implementation
V
IH(AC)
- Maximum AC Input Logic HIGH for DQ, DM.
The purpose of this test is to verify that voltage level of test signal at tDS (DM and DQ input setup
time in JEDEC specification) before DQS midpoint is greater than the conformance lower limits of the
V
IH(AC)
value specified in the JEDEC specification.
The value of V
REF
which directly affects the conformance lower limit is set to 0.9V. User may choose
to use the UDL (User Defined Limit) feature in the application to perform this test against a
customized test limit set based on the different values of V
REF
.
The value of V
PEAK
which directly affects the conformance upper limit is set to 0.5V. User may choose
to use the UDL (User Defined Limit) feature in the application to perform this test against a
customized test limit set based on the different values of V
PEAK
.
The value of V
DDQ
which directly affects the conformance upper limit is set to 1.8V. User may choose
to use the UDL (User Defined Limit) feature in the application to perform this test against a
customized test limit set based on the different values of V
DDQ
.
Signals of Interest
Mode Supported: DDR2 only
Signal cycle of interest: WRITE
Signal(s) of Interest:
• Data Signals (supported by Data Strobe Signal) OR
• Data Mask Signals (supported by Data Signal)
Signals required to perform the test on the oscilloscope:
• Pin Under Test, PUT - any signal of interest, as defined above.
• Supporting Pin - Data Strobe Signals.
Test Definition Notes from the Specification
Test References
See Table 20 - Input AC Logic Level in the
JEDEC Standard JESD79-2E
and Table 20 - Input AC
Logic Level in the
JESD208
.
Table 27
Input AC Logic Level
Symbol
Parameter
DDR2-400, DDR2-533
DDR2-667, DDR2-800
Units
Notes
Min
Max
Min
Max
V
IH(AC)
AC input logic HIGH
V
REF
+ 0.250
V
DDQ
+V
PEAK
V
REF
+ 0.200
V
DDQ
+V
PEAK
V
1
Table 28
Input AC Logic Level (DDR2-1066)
Symbol
Parameter
DDR2-1066
Units
Notes
Min
Max
V
IH(AC)
AC input logic HIGH
V
REF
+ 0.200
-
V
-
Содержание D9020DDRC
Страница 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Страница 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 40: ...1 Installing the DDR2 Compliance Test Application 40 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 134: ...6 Single Ended Signals VIH VIL Data Mask Tests 118 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 158: ...9 Single Ended Signals Overshoot Undershoot Tests 142 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 186: ...10 Differential Signals AC Input Parameters Tests 170 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 342: ...17 Command and Address Timing CAT Tests 326 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 366: ...19 Calibrating the Infiniium Oscilloscope and Probe 350 DDR2 LP Compliance Testing Methods of Implementation ...