Keysight D9020DDRC DDR2(+LP) Compliance Test Application
Compliance Testing Methods of Implementation
15
Data Strobe Timing (DST)
Tests
Probing for Data Strobe Timing Tests / 210
tHZ(DQ), DQ Out HIGH Impedance Time From CK/CK# - Test Method of Implementation / 212
tLZ(DQS), DQS Low-Impedance Time from CK/CK# - Test Method of Implementation / 214
tLZ(DQ), DQ Low-Impedance Time from CK/CK# - Test Method of Implementation / 216
tDQSQ, DQS-DQ Skew for DQS and Associated DQ Signals - Test Method of Implementation / 218
tQH, DQ/DQS Output Hold Time From DQS - Test Method of Implementation / 220
tDQSS, DQS Latching Transition to Associated Clock Edge - Test Method of Implementation / 222
tDQSH, DQS Input HIGH Pulse Width - Test Method of Implementation / 224
tDQSL, DQS Input Low Pulse Width - Test Method of Implementation / 226
tDSS, DQS Falling Edge to CK Setup Time - Test Method of Implementation / 228
tDSH, DQS Falling Edge Hold Time from CK - Test Method of Implementation / 230
tWPST, Write Postamble - Test Method of Implementation / 232
tWPRE, Write Preamble - Test Method of Implementation / 234
tRPRE, Read Preamble - Test Method of Implementation / 236
tRPST, Read Postamble - Test Method of Implementation / 238
tHZ(DQ) Test (Low Power), DQ Out HIGH Impedance Time From Clock - Test Method of Implementation /
240
tHZ(DQS) Test (Low Power), DQS Out HIGH Impedance Time From Clock - Test Method of
Implementation / 242
tLZ(DQS) Test (Low Power), DQS Low Impedance Time From Clock - Test Method of Implementation /
244
tLZ(DQ) Test (Low Power), DQ Low Impedance Time From Clock - Test Method of Implementation / 246
tQSH, DQS Output High Pulse Width - Test Method of Implementation / 248
tQSL, DQS Output Low Pulse Width - Test Method of Implementation / 249
tDQSS Test (Low Power), DQS Latching Transition to Associated Clock Edge - Test Method of
Implementation / 250
tDVAC (Strobe), Time above VIHdiff(AC)/ below VILdiff(AC) - Test Method of Implementation / 252
This section provides the Methods of Implementation (MOIs) for Data Strobe Timing tests using a
Keysight 80000B or 90000A Series Infiniium oscilloscope, recommended InfiniiMax 116xA or 113xA
probe amplifiers, differential solder-in probe head and the DDR2(+LP) Compliance Test Application.
NOTE
Both XYZ# and XYZ are referring to compliment. Thus, CK# is the same as CK.
Содержание D9020DDRC
Страница 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Страница 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 40: ...1 Installing the DDR2 Compliance Test Application 40 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 134: ...6 Single Ended Signals VIH VIL Data Mask Tests 118 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 158: ...9 Single Ended Signals Overshoot Undershoot Tests 142 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 186: ...10 Differential Signals AC Input Parameters Tests 170 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 342: ...17 Command and Address Timing CAT Tests 326 DDR2 LP Compliance Testing Methods of Implementation ...
Страница 366: ...19 Calibrating the Infiniium Oscilloscope and Probe 350 DDR2 LP Compliance Testing Methods of Implementation ...