![Intel IXP45X Скачать руководство пользователя страница 741](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092741.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Reference Number: 306262-004US
741
HSS Coprocessor—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
The HSS also supports GCI multiplexed mode, which means a number of GCI-
compatible devices can be connected to the same serial bus, the numbers allowed are
1, 3, 4 and 8.
When in multiplex mode and using 8 timeslots, GCI can support 8 ISDN transceivers (1
per timeslot).
illustrates the frame structure used in GCI when in line-card mode.
13.5.3.2
Termination Mode
This mode is a variation of Line-card mode. The frame consists of 12 sub-frames, each
containing 8 bits. Each 12 byte frame is repeated at 8 KHz, giving an aggregate data
rate of 768 Kbps.
Figure 176. GCI Frames, Internally Generated Frame Pulse (Line-Card Mode)
B4247-02
hss_tx_clock
hss_tx_frame_out
0
7
4
1
2
3
5
6
B1
B2
Monitor
C/I
7 6 5 4 3 2 1 0
1 Timeslot
8 KHz frame pulse
Single Timeslot mode , 256 Kbps
clock = 512 KHz
Timeslot 1
Timeslot 2
Timeslot 3
Timeslot 4
Timeslot 5
Timeslot 6
Timeslot 7
Timeslot 8
Multiplexed Timeslot mode , 2048 Kbps
Clock =4096 KHz
8 KHz frame pulse
hss_rx_data /
hss_tx_data_out
hss_rx_data /
hss_tx_data_out
hss_tx_frame _out
Table 243.
Timeslot Configurations
Timeslot Mode
Clock Frequency
Frame Size
1
512 KHz
32 bits
3
1.536 MHz
96 bits
4
2.048 MHz
128 bits
8
4.096 MHz
256 bits