Volume 4: IA-32 SSE Instruction Reference
4:483
4.9
Instruction Formats
The nature of the Intel SSE architecture allows the use of existing instruction formats.
Instructions use the ModR/M format and are preceded by the 0F prefix byte. In general,
operations are not duplicated to provide two directions (i.e. separate load and store
variants).
4.10
Instruction Prefixes
The SSE instructions use prefixes as specified in
, and
The effect of multiple prefixes (more than one prefix from a group) is unpredictable and
may vary from processor to processor.
Applying a prefix, in a manner not defined in this document, is considered reserved
behavior. For example,
shows general behavior for most SSE instructions;
however, the application of a prefix (Repeat, Repeat NE, Operand Size) is reserved for
the following instructions:
ANDPS, ANDNPS, COMISS, FXRSTOR, FXSAVE, ORPS, LDMXCSR, MOVAPS, MOVHPS,
MOVLPS, MOVMSKPS, MOVNTPS, MOVUPS, SHUFPS, STMXCSR, UCOMISS, UNPCKHPS,
UNPCKLPS, XORPS.
Table 4-6.
SSE Instruction Behavior with Prefixes
Prefix Type
Effect on SSE Instructions
Address Size Prefix (67H)
Affects SSE instructions with memory operand
Ignored by SSE instructions without memory operand.
Operand Size (66H)
Reserved and may result in unpredictable behavior.
Segment Override
(2EH,36H,3EH,26H,64H,65H)
Affects SSE instructions with mem.operand
Ignored by SSE instructions without mem operand
Repeat Prefix (F3H)
Affects SSE instructions
Repeat NE Prefix(F2H)
Reserved and may result in unpredictable behavior.
Lock Prefix (0F0H)
Generates invalid opcode exception.
Table 4-7.
SIMD Integer Instructions – Behavior with Prefixes
Prefix Type
Effect on Intel
®
MMX
™
Technology Instructions
Address Size Prefix (67H)
Affects Intel
MMX technology
instructions with mem. operand
Ignored by Intel
MMX technology instructions without mem. operand.
Operand Size (66H)
Reserved and may result in unpredictable behavior.
Segment Override
(2EH,36H,3EH,26H,64H,65H)
Affects Intel
MMX technology instructions with mem. operand
Ignored by Intel
MMX technology instructions without mem operand
Repeat Prefix (F3H)
Reserved and may result in unpredictable behavior.
Repeat NE Prefix(F2H)
Reserved and may result in unpredictable behavior.
Lock Prefix (0F0H)
Generates invalid opcode exception.
Table 4-8.
Cacheability Control Instruction Behavior with Prefixes
Prefix Type
Effect on SSE Instructions
Address Size Prefix (67H)
Affects cacheability control instruction with a mem. operand
Ignored by cacheability control instruction w/o a mem. operand.
Operand Size (66H)
Reserved and may result in unpredictable behavior.
Содержание ITANIUM ARCHITECTURE
Страница 1: ......
Страница 7: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 199: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 269: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 270: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 273: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 288: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 352: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 368: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 373: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 589: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 590: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 591: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 603: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...
Страница 604: ......