
Volume 1, Part 1: Application Programming Model
1:53
position of the field are specified by two immediates. This is essentially a
shift-right-and-mask operation. A simple right shift by a fixed amount can be specified
by using
shr
with an immediate value for the shift amount. This is just an assembly
pseudo-op for an extract instruction where the field to be extracted extends all the way
to the left-most register bit.
The deposit instruction (
dep
) takes a field from either the least-significant bits of a
general register, or from an immediate value of all zeroes or all ones, places it at an
arbitrary position, and fills the result to the left and right of the field with either bits
from a second general register (
dep
) or with zeroes (
dep.z
). The length and starting
position of the field are specified by two immediates. This is essentially a
shift-left-mask-merge operation. A simple left shift by a fixed amount can be specified
by using
shl
with an immediate value for the shift amount. This is just an assembly
pseudo-op for
dep.z
where the deposited field extends all the way to the left-most
register bit.
The shift right pair (
shrp
) instruction performs a 128-bit-input funnel shift. It extracts
an arbitrary 64-bit field from a 128-bit field formed by concatenating two source
general registers. The starting position is specified by an immediate. This instruction
can be used to accelerate the adjustment of unaligned data. A bit rotate operation can
be performed by using
shrp
and specifying the same register for both operands.
summarizes the bit field and shift instructions.
4.2.5
Large Constants
A special instruction is defined for generating large constants (see
). For
constants up to 22 bits in size, the
add
instruction can be used, or the
mov
pseudo-op
(pseudo-op of
add
with GR0, which always reads 0). For larger constants, the move
long immediate instruction (
movl
) is defined to write a 64-bit immediate into a general
register. This instruction occupies two instruction slots within the same bundle, and is
the only such instruction.
Table 4-6.
Bit Field and Shift Instructions
Mnemonic
Operation
shr
Shift right signed
shr.u
Shift right unsigned
shl
Shift left
extr
Extract signed (shift right and mask)
extr.u
Extract unsigned (shift right and mask)
dep
Deposit (shift left, mask and merge)
dep.z
Deposit in zeroes (shift left and mask)
shrp
Shift right pair
Table 4-7.
Instructions to Generate Large Constants
Mnemonic
Operation
mov
Move 22-bit immediate
movl
Move 64-bit immediate
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...