
Volume 2, Part 1: Processor Abstraction Layer
2:333
Section 11.7.3.1, “PAL Virtualization Intercept Handoff State” on page 2:333
describes
the handoff state of the PAL intercepts. For all interruption vectors other than
Virtualization vector, the architectural state at the corresponding IVA-based interruption
vector is the same as defined in
Chapter 8, “Interruption Vector Descriptions” in Volume
11.7.3.1
PAL Virtualization Intercept Handoff State
The state of the logical processor at virtualization intercept handoff is:
• GRs:
• Non-banked GRs: The contents of non-banked general registers are preserved
from the time of the interruption.
• Bank 1 GRs: The contents of all bank one general registers are preserved from
the time of the interruption.
• Bank 0: GR16-23: The contents of these bank zero general registers are
preserved from the time of the interruption.
• Bank 0: GR24-31: Scratch, contains parameters/state for VMM:
• GR24 indicates the cause of virtualization intercept. See
Virtualization Intercept Handoff Cause (GR24)”
for details. This field is not
provided to the VMM if the value of the
cause
field in the
config_options
parameter passed to PAL_VP_INIT_ENV is 0. If the value of the
cause
field
in the
config_options
parameter passed to PAL_VP_INIT_ENV is 0, the
value of GR24 on virtualization intercept handoff is undefined.
• GR25 contains the 41-bit opcode in little endian format and the type of the
instruction which caused the fault, excluding the qualifying predicate (qp)
field. See
Figure 11-15, “PAL Virtualization Intercept Handoff Opcode
for details.
• GR26-31 are available for the VMM to use.
• FRs: The contents of all floating-point registers are preserved from the time of the
interruption.
• Predicates: The contents of all predicate registers are undefined and available for
use. The original contents are saved in the VPD.
• BRs: The contents of all branch registers are preserved from the time of the
interruption.
• ARs: The contents of all application registers are preserved from the time of the
interruption, except the ITC and RUC counters. The ITC register will not be directly
modified by PAL, but will continue to count during the execution of the virtualization
intercept handler. The RUC register will not be directly modified by PAL, but will
continue to count during the execution of the virtualization intercept handler while
the processor is active.
• CFM: The contents of the CFM register is preserved from the time of the
interruption.
• RSE: All RSE state is preserved from the time of the interruption.
• PSR: PSR fields are set according to the “Interruption State” column in
“Processor Status Register Fields” on page 2:24
. PSR.up and pp are set to 0 when
fr_pmc
field in
config_options
parameter during PAL_VP_INIT_ENV is 1.
• CRs: The contents of all control registers are preserved from the time of the
interruption with the exception of resources described below.
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...