
2:78
Volume 2, Part 1: Addressing and Protection
maintain coherency between processor local instruction and data caches for IA-32 code.
Instruction caches are also not required to be coherent with multiprocessor Itanium
instruction set originated memory references. Instruction caches are required to be
coherent with multiprocessor IA-32 instruction set originated memory references. The
processor must ensure that transactions from other I/O agents (such as DMA) are
physically coherent with the instruction and data cache.
For non-cacheable references the processor provides no coherency mechanisms; the
memory system must ensure that a consistent view of memory is seen by each
processor. See
“Coalescing Attribute” on page 2:78
for a description of coherency for
the coalescing memory attribute.
4.4.4
Cache Write Policy Attribute
Write-back cacheable pages need only modify the processor’s copy of the physical
memory location; written data need only be passed to the memory system when the
processor’s copy is displaced, or a Flush Cache (
fc
) instruction is issued to flush a
virtual address. A cache line can only be written back to memory if a store, semaphore
(successful or not), the
ld.bias
, a mandatory RSE store, or a
.excl
hinted lfetch
instruction targeting that line has executed without a fault. These events enable
write-backs. A synchronized
fc
instruction disables subsequent write-backs (after the
line has been flushed).
As described in
“Invalidating ALAT Entries” on page 1:67
, platform visible removal of
cache lines from a processor’s caches (e.g., cache line write-backs or platform visible
replacements) cause the corresponding ALAT entries to be invalidated.
4.4.5
Coalescing Attribute
For uncacheable pages, the
coalescing
attribute informs the processor that multiple
stores to this page may be collected in a coalescing buffer and issued later as a single
larger merged transaction. The processor may accumulate stores for an indefinite
period of time. Multiple pending loads may also be coalesced into a single larger
transaction which is placed in a coalescing buffer. Coalescing is a performance hint for
the processor; a processor may or may not implement coalescing.
A processor with multiple coalescing buffers must provide a flush policy that flushes
buffers at roughly equal rate even if some buffers are only partially full. The processor
may make coalesced buffer flushes visible in any order. Furthermore, individual bytes
within a single coalesced buffer may be flushed and made visible in any order.
Stores (including IA-32), which are coalesced, are performed out of order; coalescing
may occur in both the space and time domains. For example, a write to bytes 4 and 5
and a write to bytes 6 and 7 may be coalesced into a single write of bytes 4, 5, 6, and
7. In addition, a write of bytes 5 and 6 may be combined with a write of bytes 6 and 7
into a single write of bytes 5, 6, and 7.
Any release operation (regardless of whether it references a page with a coalescing
memory attribute), or any fence type instruction, forces write-coalesced data to be
flushed and made visible prior to the instruction itself becoming visible. (See
for a list of release and fence instructions.) Any IA-32 serializing
instruction, or access to an uncached memory type, forces write-coalesced data to
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...