2:34
Volume 2, Part 1: System State and Programming Model
A sequence of reads of the RUC is guaranteed to return ever-increasing values (except
for the case of the counter wrapping back to 0) corresponding to the program order of
the reads. Applications can directly sample the RUC for active-running-time
calculations.
A 64-bit overflow condition can occur without notification. The RUC can be read at any
privilege level if PSR.si is zero. The timer can be secured from non-privileged access by
setting PSR.si to one. When secured, a read of the RUC by non-privileged code results
in a Privileged Register fault. Writes to the RUC can only be performed at privilege level
0; otherwise, a Privileged Register fault is raised.
Modification of the RUC is not necessarily serialized with respect to instruction
execution. Software can issue a data serialization operation to ensure the RUC updates
are observed by a given point in program execution. Software must accept a level of
sampling error when reading the resource utilization counter due to various machine
stall conditions, interruptions, bus contention effects, etc. Please see the
processor-specific documentation for further information on the level of sampling error
of the Itanium processor.
RUC should only be written by Virtual Machine Monitors; other Operating Systems
should not write to RUC, but should only read it.
The RUC register is not supported on all processor implementations. Software can
check CPUID register 4 to determine the availability of this feature. The RUC register is
reserved when this feature is not supported.
3.3.4.4
Interval Timer Offset (ITO – CR4)
The Interval Timer Offset (ITO) register allows virtual machine monitors to specify an
offset to the Interval Timer Counter (ITC) for the virtual processor. The layout of the
register is shown in
. For details of the usage of this register in virtual
Section 11.7.4.1.3, “Guest MOV-from-AR.ITC
The ITO register has no effects on instruction execution when PSR.vm is 0.
The ITO register does not affect the generation of interval timer interrupts, discussed in
Section 3.3.4.2, “Interval Time Counter and Match Register (ITC – AR44 and ITM –
CR1)”
.
The ITO register is not supported on all processor implementations. Software can call
either PAL_PROC_GET_FEATURES or PAL_VP_ENV_INFO to determine the availability of
this feature. The ITO register is reserved when this feature is not supported.
Figure 3-6.
Interval Timer Offset Register (ITO – CR4)
63
0
ITO
64
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...