1:120
Volume 1, Part 1: IA-32 Application Execution Model in an Intel
®
Itanium
®
System Environment
transitions between IA-32 and Itanium architecture-based code, the processor does
NOT alter the base, limit or attribute values of any segment descriptor, nor is there a
change in privilege level.
Table 6-3.
IA-32 Environment Initial Register State
Register
Field
Real Mode
Protected Mode
VM86 Mode
PSR
cpl
0
Privilege Level
3
EFLAG
vm
0
0
1
CR0
pe
0
1
1
CS
selector
base >> 4
a
a. Selectors should be set to 16*base for normal RM 64KB operation.
selector
base >> 4
base
selector << 4
b
b. Segment base should be set to selector/16 for normal RM 64KB operation.
base
selector << 4
dpl
PSR.cpl (0)
PSR.cpl
c
c. Unless a conforming code segment is specified
PSR.cpl (3)
d-bit
16-bit
d
d. Segment size should be set to 16-bits for normal RM 64KB operation.
16/32-bit
16-bit
type
data rd/wr, expand up
execute
data rd/wr, expand up
s-bit
1
1
1
p-bit
1
1
1
a-bit
1
1
1
g-bit/limit
0xFFFF
e
e. Segment limit should be set to 0xFFFF for normal RM 64KB operation.
limit
0xFFFF
SS
selector
base >> 4
selector
base >> 4
base
base
selector << 4
dpl
PSR.cpl (0)
PSR.cpl
PSR.cpl (3)
d-bit
16-bit
16/32-bit size
16-bit
type
data rd/wr, expand up
data types
data rd/wr, expand up
s-bit
1
1
1
p-bit
1
1
1
a-bit
1
1
1
g-bit/limit
0xFFFF
limit
0xFFFF
DS, ES,
FS, GS
selector
base >> 4
selector
base >> 4
base
base
selector << 4
dpl
dpl >= PSR.cpl (0)
dpl >= PSR.cpl
dpl >= PSR.cpl (3)
d-bit
16-bit
16/32-bit
0
type
data rd/wr, expand up
data types
data rd/wr, expand up
s-bit
1
1
1
a-bit
1
1
1
p-bit
1
1/0
f
f. For valid segments the p-bit should be set to 1, for null segments the p-bit should be set to 0.
1
g-bit/limit
0xFFFF
limit
0xFFFF
LDT,GDT,
TSS
selector
N/A
selector
base
base
dpl
dpl >= PSR.cpl
d-bit
0
type
ldt/gdt/tss types
s-bit
0
p-bit
1
a-bit
1
g-bit/limit
limit
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...