
3:174
Volume 3: Instruction Reference
mov br
mov — Move Branch Register
Format:
(
qp
) mov
r
1
=
b
2
from_form
(
qp
) mov
b
1
=
r
2
pseudo-op
(
qp
) mov.
mwh
.
ih b
1
=
r
2
,
tag
13
to_form
(
qp
) mov.ret.
mwh
.
ih b
1
=
r
2
,
tag
13
return_form, to_form
Description:
The source operand is copied to the destination register.
In the from_form, the branch register specified by
b
2
is copied into GR
r
1
. The NaT bit
corresponding to GR
r
1
is cleared.
In the to_form, the value in GR
r
2
is copied into BR
b
1
. If the NaT bit corresponding to
GR
r
2
is 1, then a Register NaT Consumption fault is taken.
A set of hints can also be provided when moving to a branch register. These hints are
very similar to those provided on the
brp
instruction, and provide prediction
information about a future branch which may use the value being moved into BR
b
1
. The
return_form is used to provide the hint that this value will be used in a return-type
branch.
The values for the
mwh
whether hint completer are given in
. For a
description of the
ih
hint completer see the Branch Prediction instruction and
on
.
A pseudo-op is provided for copying a general register into a branch register when
there is no hint information to be specified. This is encoded with a value of 0 for
tag
13
and values corresponding to
none
for the hint completers.
Operation:
if (PR[
qp
]) {
if (from_form) {
check_target_register(
r
1
);
GR[
r
1
] = BR[
b
2
];
GR[
r
1
].nat = 0;
} else { // to_form
tmp_tag = IP + sign_ext((
timm
9
<< 4), 13);
if (GR[
r
2
].nat)
register_nat_consumption_fault(0);
BR[
b
1
] = GR[
r
2
];
branch_predict(
mwh
,
ih
, return_form, GR[
r
2
], tmp_tag);
}
}
Interruptions:
Illegal Operation fault
Register NaT Consumption fault
Table 2-39.
Move to BR Whether Hints
mwh
Completer
Move to BR Whether Hint
none
Ignore all hints
sptk
Static Taken
dptk
Dynamic
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...