
Volume 1, Part 1: Floating-point Programming Model
1:91
The trap disable (sf
x
.td) control bit allows one to easily set up a local IEEE exception
trap default environment. If FPSR.sf
x
.td is clear (enabled), the FPSR.traps bits are
used. If FPSR.sf
x
.td is set, the FPSR.traps bits are treated as if they are all set
(disabled). Note that FPSR.sf0.td is a reserved field which returns 0 when read.
5.3
Floating-point Instructions
This section describes the floating-point instructions. Refer to
Itanium® Instruction Set Reference
for a detailed description.
5.3.1
Memory Access Instructions
There are floating-point load and store instructions for the single, double,
double-extended floating-point real data types, and the Parallel FP or signed/unsigned
integer data type. The addressing modes for floating-point load and store instructions
are the same as for integer load and store instructions, except for floating-point load
pair instructions which can have an implicit base-register post increment. The memory
hint options for floating-point load and store instructions are the same as those for
integer load and store instructions. (See
Section 4.4.6, “Memory Hierarchy Control and
lists the types of floating-point load and store
instructions. The floating-point load pair instructions require the two target registers to
be odd/even or even/odd. See
“ldfp — Floating-point Load Pair” on page 3:161
. The
floating-point store instructions (
stfs
,
stfd
,
stfe
) require the value in the
floating-point register to have the same type as the store for the format conversion to
be correct.
Unsuccessful speculative loads write a NaTVal into the destination register or registers
(see Section 4.4.4, “Control Speculation”). Storing a NaTVal to memory will cause a
Register NaT Consumption fault, except for the spill instruction (
stf.spill
).
Saving and restoring floating-point registers is accomplished by the spill and fill
instructions (
stf.spill
,
ldf.fill
) using a 16-byte memory container. These are the
only instructions that can be used for saving and restoring the actual register contents
since they do not fault on NaTVal. They save and restore all types (single, double,
double-extended, register format and integer or Parallel FP) and will ensure
compatibility with possible future architecture extensions.
,
,
describe how
single precision, double precision, double-extended precision, integer/parallel FP, and
spill/fill data is translated during transfers between floating-point registers and
memory.
Table 5-7.
Floating-point Memory Access Instructions
Operations
Load to FR
Load Pair to FR
Store from FR
Single
ldfs
ldfps
stfs
Integer/Parallel FP
ldf8
ldfp8
stf8
Double
ldfd
ldfpd
stfd
Double-extended
ldfe
stfe
Spill/fill
ldf.fill
stf.spill
Содержание ITANIUM ARCHITECTURE - SOFTWARE DEVELOPERS VOLUME 3 REV 2.3
Страница 1: ......
Страница 11: ...x Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 12: ...1 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I Application Architecture Guide ...
Страница 13: ...1 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 33: ...1 22 Volume 1 Part 1 Introduction to the Intel Itanium Architecture ...
Страница 57: ...1 46 Volume 1 Part 1 Execution Environment ...
Страница 147: ...1 136 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 149: ...1 138 Volume 1 Part 2 About the Optimization Guide ...
Страница 191: ...1 180 Volume 1 Part 2 Predication Control Flow and Instruction Stream ...
Страница 230: ......
Страница 248: ...236 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 249: ...2 1 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part I System Architecture Guide ...
Страница 250: ...2 2 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 264: ...2 16 Volume 2 Part 1 Intel Itanium System Environment ...
Страница 380: ...2 132 Volume 2 Part 1 Interruptions ...
Страница 398: ...2 150 Volume 2 Part 1 Register Stack Engine ...
Страница 486: ...2 238 Volume 2 Part 1 IA 32 Interruption Vector Descriptions ...
Страница 749: ...2 501 Intel Itanium Architecture Software Developer s Manual Rev 2 3 Part II System Programmer s Guide ...
Страница 750: ...2 502 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 754: ...2 506 Volume 2 Part 2 About the System Programmer s Guide ...
Страница 796: ...2 548 Volume 2 Part 2 Interruptions and Serialization ...
Страница 808: ...2 560 Volume 2 Part 2 Context Management ...
Страница 842: ...2 594 Volume 2 Part 2 Floating point System Software ...
Страница 850: ...2 602 Volume 2 Part 2 IA 32 Application Support ...
Страница 862: ...2 614 Volume 2 Part 2 External Interrupt Architecture ...
Страница 870: ...2 622 Volume 2 Part 2 Performance Monitoring Support ...
Страница 891: ......
Страница 941: ...3 42 Volume 3 Instruction Reference cmp illegal_operation_fault PR p1 0 PR p2 0 Interruptions Illegal Operation fault ...
Страница 1099: ...3 200 Volume 3 Instruction Reference padd Interruptions Illegal Operation fault ...
Страница 1191: ...3 292 Volume 3 Pseudo Code Functions Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1295: ...3 396 Volume 3 Resource and Dependency Semantics ...
Страница 1296: ......
Страница 1302: ...402 Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1494: ...4 192 Volume 4 Base IA 32 Instruction Reference FWAIT Wait See entry for WAIT ...
Страница 1564: ...4 262 Volume 4 Base IA 32 Instruction Reference LES Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1565: ...Volume 4 Base IA 32 Instruction Reference 4 263 LFS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1568: ...4 266 Volume 4 Base IA 32 Instruction Reference LGS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1583: ...Volume 4 Base IA 32 Instruction Reference 4 281 LSS Load Full Pointer See entry for LDS LES LFS LGS LSS ...
Страница 1647: ...Volume 4 Base IA 32 Instruction Reference 4 345 ROL ROR Rotate See entry for RCL RCR ROL ROR ...
Страница 1663: ...Volume 4 Base IA 32 Instruction Reference 4 361 SHL SHR Shift Instructions See entry for SAL SAR SHL SHR ...
Страница 1668: ...4 366 Volume 4 Base IA 32 Instruction Reference SIDT Store Interrupt Descriptor Table Register See entry for SGDT SIDT ...
Страница 1884: ...4 582 Volume 4 IA 32 SSE Instruction Reference ...
Страница 1885: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 Index ...
Страница 1886: ...Index Intel Itanium Architecture Software Developer s Manual Rev 2 3 ...
Страница 1898: ...INDEX Index 12 Index for Volumes 1 2 3 and 4 ...