Intel
®
81341 and 81342—Peripheral Registers
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
1052
Order Number: 315037-002US
21.8
Coprocessor Register Space
The CCR address space is assigned to support the integrated peripherals on the 81341
and 81342 that require low latency register access.
shows all of the 81341
and 81342 integrated coprocessor registers and assigned coprocessor space. The ARM
Architecture Reference Manual provides for a total of 16 coprocessors each of which
can contain up to 256 32 bit registers. For completeness, the coprocessor space
reserved by the ARM Architecture Reference Manual is shown.
Note:
All accesses to CP6 unimplemented coprocessor registers complete and return 0s when
read and show as “undefined”. The same rule applies to unimplemented 81341 and
81342. co-processors.
Table 671. Coprocessor Registers Assigned to Integrated Peripherals
Integrated Peripheral
Coprocessor
Inter-Processor Communication Unit
CP6
Interrupt Control Unit
CP6
Programmable Timers
CP6
Bus Interface Unit
CP7
Core Performance Monitoring Unit
CP14
System Control
a
a. Reserved by the
ARM Architecture Reference Manual
.
CP15