![Inrevium TB-KU-060/075-ACDC8K Скачать руководство пользователя страница 4](http://html1.mh-extra.com/html/inrevium/tb-ku-060-075-acdc8k/tb-ku-060-075-acdc8k_hardware-user-manual_2065194004.webp)
TB-KU-xxx-ACDC8K Hardware User Manual
4
Rev. 1.03
List of Figures
Figure 4-1 Block Diagram ................................................................................................................. 11
Figure 5-1 Board Top View ............................................................................................................... 12
Figure 6-1 Board Dimensions (inclusive of wastable substrate, top view) ....................................... 14
Figure 6-2 Board Dimensions (inclusive of wastable substrate, bottom view) ................................. 15
Figure 7-1 Power Supply Structure .................................................................................................. 16
Figure 7-2 Power Sequencer ........................................................................................................... 17
Figure 7-3 Power Input Circuit ......................................................................................................... 17
Figure 7-4 12VDC Input Connector and Binding Posts ................................................................... 18
Figure 7-5 Board Power Button ........................................................................................................ 21
Figure 7-6 FPGA Banks Assignments .............................................................................................. 22
Figure 7-7 VCCINT Clock Synchronization ...................................................................................... 23
Figure 7-8 GTH and MMCX Clocks Architecture ............................................................................. 24
Figure 7-9 User Assigned Clocks Architecture ................................................................................. 25
Figure 7-10 High Pin Count FMC ..................................................................................................... 26
Figure 7-11 FMC 0 to 6 SCL/SDA, GA0/GA1, TDI/TDO .................................................................. 32
Figure 7-12 DDR4 SDRAM Structure ............................................................................................... 76
Figure 7-13 I2C MUX Hardware-selectable Address Pins ............................................................... 77
Figure 7-14 USB UART Interface ..................................................................................................... 79
Figure 7-15 Battery Circuit ............................................................................................................... 80
Figure 7-16 FPGA SPI Flash Configuration Structure...................................................................... 81
Figure 7-17 Pmod Connection ......................................................................................................... 83
Figure 7-18 Jumper Switches Structure ........................................................................................... 86
Figure 8-1 Jumper and Switch location (Component Side) ............................................................. 87
Figure 8-2 Power Sequencer Default Settings ................................................................................. 88