![Infineon XDPP1100 Скачать руководство пользователя страница 20](http://html1.mh-extra.com/html/infineon/xdpp1100/xdpp1100_technical-reference-manual_2055193020.webp)
User Manual
20 of 562
V 1.0
2021-08-25
XDPP1100 technical reference manual
Digital power controller
Voltage sense
2.3
Voltage sense processor
The VSP receives the tracking ADC output (the digitized sensed voltage) as its input. Depending on the
assignment of the specific module, it processes the incoming data in order to produce:
•
Output and error voltages
•
Rectification voltage
•
Primary-side input voltage
The VS module connected to the input pins VSEN/VREF is always assigned to the output voltage. However, for
the modules VS1 and VS2, the user can control the selection of V
OUT
or V
RECT
via registers
vsp1_vrs_sel
and
vsp2_vrs_sel
.
In the following subsections detailed processing of V
OUT
, V
RECT
and V
IN
is described in more detail as well as the
relevant user-definable parameters.
2.3.1
Output voltage processing
For output voltage processing, the VS module is configured for V
OUT
via register
vsp1_vrs_sel
or
vsp2_vrs_sel
,
depending on which input pins are used to sense the voltage. A simplified block diagram of the V
OUT
processing
function and error computing is shown in
Figure 9
Simplified block diagram of the output voltage processing
The tracking ADC output, VSADC, is received at the conversion rate of 100 MHz. It is decimated (downsampled)
to 50 MHz, and thereafter digital gain and offset trim is applied. The resulting registered output represents the
differential voltage applied to the sense and reference input pins. This is the digital representation of the
output voltage, and it is sent downstream for further processing by the following modules:
•
Telemetry
•
Fault
•
Current sense
In addition to V
OUT
, the VSP also computes the error voltage, V
errn
, used by the compensation filter. The error
voltage is defined in Equation (2.1)
𝑣
𝑒𝑟𝑟𝑛
= 𝑡𝑎𝑟𝑔𝑒𝑡 𝑣𝑜𝑙𝑡𝑎𝑔𝑒 − 𝑚𝑒𝑎𝑠𝑢𝑟𝑒𝑑 𝑣𝑜𝑙𝑡𝑎𝑔𝑒
,
(2.1)
where:
•
Measured voltage is the gain and offset corrected ADC output
•
Target voltage comes from the VCM
+
vsadc
412.0
12
12
vcontrol
412.3
vsp_verrn_clamp_thresh
vs_verrn_fs
58.3
vsp_vout_fs
412.0
50MHz
12
12
D
Q
-
Clamp
15
3
12
Decimator
50MHz
100MHz
Gain &
Offset Trim