Technical Reference Manual
002-29852 Rev. *B
12.12.13 EVTGEN_INTR_DPSLP
Description:
DeepSleep interrupt
Address:
0x403F0710
Offset:
0x710
Retention:
Retained
IsDeepSleep:
No
Comment:
The interrupt causes are deactivated when the IP is disabled (CTL.ENABLED is '0').
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
COMP1 [7:0]
Bits
15
14
13
12
11
10
9
8
Name
COMP1 [15:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:15
COMP1
RW1C
A
0
This interrupt cause field is activated (HW sets the field
to '1') when a comparator 1 event is generated
(DeepSleep counter 'counter_int_lf[31:0]' becomes
greater or equal to COMP1.INT[31:0]).
908
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers