User Manual
576
Rev. 1.1
2019-03-18
TLE984xQX
Microcontroller with LIN and Power Switches for Automotive Applications
Capture/Compare Unit 6 (CCU6)
Dead-Time Control Register for Timer T12 Low
Register T12DTC controls the dead-time generation for the timer T12 compare channels. Each channel can be
independently enabled/disabled for dead-time generation. If enabled, the transition from passive state to
active state is delayed by the value defined by bit field DTM. The dead-time counter can only be reloaded while
it is zero.
The dead time counters are clocked with the same frequency as T12. This structure allows symmetrical dead-
time generation in center-aligned and in edge-aligned PWM mode. A duty cycle of 50% leads to CC6x, COUT6x
switched on for: 0.5 * period - dead time.
Note:
The dead-time counters are not reset by bit T12RES, but by bit DTRES.
Field
Bits
Type
Description
CCS
15:0
rwh
Shadow Register for Channel 2 Capture/Compare Value
In compare mode, the contents of bit field CCS are transferred to
the bit field CCV for the corresponding channel during a shadow
transfer. In capture mode, the captured value of T12 can be read
from these registers.
Table 305 RESET
Register Reset Type
Reset Values
Reset Short Name
Reset Mode
Note
RESET_TYPE_3
0000
H
RESET_TYPE_3
CCU6_T12DTC
Offset
Reset Value
Dead-Time Control Register for Timer T12
Low
2C
H
see
Field
Bits
Type
Description
RES
15
r
Reserved
Returns 0 if read; should be written with 0.
DTR2
14
rh
Dead-Time Run Indication Bit 2
Bit DTR2 indicates the status of the dead-time generation for
compare channel 2 of timer T12.
0
B
Zero
, The value of the corresponding dead-time counter
channel is 0.
1
B
Not Zero
, The value of the corresponding dead-time counter
channel is not 0.
15
15
r
RES
14
14
rh
DTR2
13
13
rh
DTR1
12
12
rh
DTR0
11
11
r
RES
10
10
rw
DTE2
99
rw
DTE1
88
rw
DTE0
7
0
rw
DTM