TC1796
Peripheral Units (Vol. 2 of 2)
Fast Analog-to-Digital Converter (FADC)
User’s Manual
26-28
V2.0, 2007-07
FADC, V2.0
Table 26-8
Registers Overview - FADC Kernel Registers
Register
Short Name
Register Long Name
Offset
Address
Description
see
Global Registers
ID
Module Identification Register
08
H
CRSR
Conversion Request Status Register
10
H
FMR
Flag Modification Register
14
H
NCTR
Neighbor Channel Trigger Register
18
H
GCR
Global Control Register
1C
H
Channel Registers
CFGRx
Channel x Configuration Register
(x = 0-1)
20
H
+ (x
×
4)
ACRx
Channel x Analog Control Register
(x = 0-1)
30
H
+ (x
×
4)
RCHx
Channel x Conversion Result Register
(x = 0-1)
40
H
+ (x
×
4)
Filter Registers
FCRn
Filter n Control Register
(n = 0-1)
60
H
+ (n
×
20
H
)
CRRn
Filter n Current Result Register
(n = 0-1)
64
H
+ (n
×
20
H
)
IRR1n
Filter n Intermediate Result Register 1
(n = 0-1)
68
H
+ (n
×
20
H
)
IRR2n
Filter n Intermediate Result Register 2
(n = 0)
6C
H
+ (n
×
20
H
)
IRR3n
Filter n Intermediate Result Register 3
(n = 0)
70
H
+ (n
×
20
H
)
FRRn
Filter n Final Result Register
(n = 0-1)
74
H
+ (n
×
20
H
)