![Infineon Technologies TC1784 Скачать руководство пользователя страница 1211](http://html.mh-extra.com/html/infineon-technologies/tc1784/tc1784_user-manual_20554461211.webp)
TC1784
Micro Second Channel (MSC)
User´s Manual
18-29
V1.1, 2011-05
MSC, V1.40
At the MSC downstream channel, the internal serial clock output FCL and data output
line SO are available outside the MSC module as two signal pairs with inverted signal
polarity, FCLP/FCLN and SOP/SON. Both, clock and data outputs, are generated from
the module internal signals FCL and SO according to
Figure 18-21 Downstream Channel: Clock and Data Output Control
With OCR.CLP = 0, FCLP has identical and FCLN has inverted polarity compared to
FCL. Setting OCR.CLP, exchanges the signal polarities of FCLP and FCLN. An
equivalent control capability is available for the SOP and SON data outputs (controlled
by OCR.SLP).
One additional control capability not shown in
is available for the FCL
signal. With OCR.CLKCTRL = 1, the FCL clock signal will always be generated,
independently whether a downstream frame is currently transmitted or not. If
OCR.CLKCTRL = 0, FCL becomes only active during the active phases of data or
command frames (not during passive time frames).
MCA06247
1
0
CLP
OCR
FCL
FCLP
1
0
FCLN
1
0
SO
SOP
1
0
SON
SLP
Содержание TC1784
Страница 1: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 3: ...User s Manual V1 1 2011 05 Microcontrollers TC1784 32 Bit Single Chip Microcontroller ...
Страница 950: ...TC1784 Direct Memory Access Controller DMA User s Manual 11 132 V1 1 2011 05 DMA V3 03 ...
Страница 1949: ...TC1784 General Purpose Timer Array GPTA v5 User s Manual 21 297 V1 1 2011 05 GPTA v5 V1 14 ...
Страница 2350: ...w w w i n f i n e o n c o m Published by Infineon Technologies AG Doc_Number ...