5. Configuration Registers
96
Tsi310 User Manual
80B6020_MA001_05
5.4.24
Prefetchable Base Upper 32 Bits Register
This register specifies the base of the prefetchable memory address range bits 63:32 and is used
in conjunction with the prefetchable memory base register, the prefetchable memory limit
register, and the prefetchable limit upper 32 bits register to specify a range of 64-bit addresses
supported for prefetchable memory transactions on the PCI bus. Address bits 19:0 are assumed
to be x‘0 0000’ for the base address.
Address Offset
x‘28’
Access
See individual fields
Reset Value
x‘0000 0000’
Prefetchable Base Upper 32 Bits
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Bit(s)
Access
Field Name and Description
31:0
RW
Address bits 63:32 of the base address for the address range of prefetchable memory
operations that are passed from the primary to the secondary PCI bus.
Содержание Tsi310TM
Страница 8: ...Contents 8 Tsi310 User Manual 80B6020_MA001_05...
Страница 10: ...List of Figures 10 Tsi310 User Manual 80B6020_MA001_05...
Страница 12: ...List of Tables 12 Tsi310 User Manual 80B6020_MA001_05...
Страница 18: ...18 Tsi310 User Manual 80B6020_MA001_05...
Страница 44: ...2 Bus Operation 44 Tsi310 User Manual 80B6020_MA001_05...
Страница 58: ...3 Clocking and Reset Options 58 Tsi310 User Manual 80B6020_MA001_05...
Страница 62: ...4 Transaction Ordering 62 Tsi310 User Manual 80B6020_MA001_05...
Страница 150: ...5 Configuration Registers 150 Tsi310 User Manual 80B6020_MA001_05...
Страница 170: ...6 Signals and Pinout 170 Tsi310 User Manual 80B6020_MA001_05...
Страница 190: ...7 JTAG Boundary Scan 190 Tsi310 User Manual 80B6020_MA001_05...
Страница 196: ...8 Electrical Characteristics 196 Tsi310 User Manual 80B6020_MA001_05...
Страница 200: ...9 Package Information 200 Tsi310 User Manual 80B6020_MA001_05...
Страница 202: ...A Ordering Information 202 Tsi310 User Manual 80B6020_MA001_05...
Страница 206: ...Index 206 Tsi310 User Manual 80B6020_MA001_05...