IDT Transparent Mode Operation
Generic PCI to PCI Bridge Register Definition
PES12N3 User Manual
9 - 24
June 7, 2006
Notes
PMLIMIT - Prefetchable Memory Limit (0x026)
PMBASEU - Prefetchable Memory Base Upper (0x028)
PMLIMITU - Prefetchable Memory Limit Upper (0x02C)
IOBASEU - I/O Base Upper (0x030)
Bit
Field
Field
Name
Type
Default
Value
Description
0
PMCAP
RO
0x1
Prefetchable Memory Capability. Indicates if the bridge
supports 32-bit or 64-bit prefetchable memory addressing.
This bit always reflects the value in the PMCAP field in the
PMBASE register.
3:1
Reserved
RO
0x0
15:4
PMLIMIT
RW
0x0
Prefetchable Memory Address Limit. The PMBASE,
PMBASEU, PMLIMIT and PMLIMITU registers are used to
control the forwarding of prefetchable transactions
between the primary and secondary interfaces of the
bridge. This field contains A[31:20] of the highest memory
address, with A[19:0] assumed to be 0xF_FFFF, that is
below the primary interface of the bridge. PMLIMITU speci-
fies the remaining bits.
Bit
Field
Field
Name
Type
Default
Value
Description
31:0
PMBASEU
RW
0xFFFF_FFFF Prefetchable Memory Address Base Upper. This field
specifies the upper 32-bits of PMBASE when 64-bit
addressing is used.
When the PMCAP field in the PMBASE register is cleared,
this field becomes read-only with a value of zero.
Bit
Field
Field
Name
Type
Default
Value
Description
31:0
PMLIMITU
RW
0x0
Prefetchable Memory Address Limit Upper. This field
specifies the upper 32-bits of PMLIMIT.
When the PMCAP field in the PMBASE register is cleared,
this field becomes read-only with a value of zero.
Bit
Field
Field
Name
Type
Default
Value
Description
15:0
IOBASEU
RW
0xFFFF
I/O Address Base Upper. This field specifies the upper
16-bits of IOBASE.
When the IOCAP field in the IOBASE register is cleared,
this field becomes read-only with a value of zero.
Содержание 89HPES12N3
Страница 10: ...IDT Table of Contents PES12N3 User Manual iv June 7 2006 Notes...
Страница 14: ...IDT List of Figures PES12N3 User Manual viii June 7 2006 Notes...
Страница 36: ...IDT Clocking Reset and Initialization Reset PES12N3 User Manual 2 8 June 7 2006 Notes...
Страница 40: ...IDT Link Operation Slot Power Limit Support PES12N3 User Manual 3 4 June 7 2006 Notes...
Страница 50: ...IDT Switch Operation Switch Core Errors PES12N3 User Manual 4 10 June 7 2006 Notes...
Страница 54: ...IDT Power Management Active State Power Management PES12N3 User Manual 5 4 June 7 2006 Notes...
Страница 62: ...IDT Hot Plug and Hot Swap Hot Swap PES12N3 User Manual 6 8 June 7 2006 Notes...
Страница 78: ...IDT SMBus Interfaces Slave SMBus Interface PES12N3 User Manual 7 16 June 7 2006 Notes...
Страница 142: ...IDT Transparent Mode Operation Generic PCI to PCI Bridge Register Definition PES12N3 User Manual 9 62 June 7 2006 Notes...
Страница 148: ...IDT Test and Debug SerDes Test Clock PES12N3 User Manual 10 6 June 7 2006...
Страница 158: ...IDT JTAG Boundary Scan Usage Considerations PES12N3 User Manual 11 10 June 7 2006 Notes...