User’s Manual
IBM PowerPC 750GX and 750GL RISC Microprocessor
gx_05.fm.(1.2)
March 27, 2006
Memory Management
Page 191 of 377
Figure 5-6. General Flow of Page and Direct-Store Interface Address Translation
Address Translation with
Segment Descriptor
Access Faulted
Access Faulted
Perform Page Table
Search Operation
Continue Access to
Memory Subsystem
Translate Address
*In the case of
instruction accesses,
causes ISI exception
Load TLB Entry
Otherwise
Check T-Bit in
Segment Descriptor
Use EA[0–3] to
Select One of 16 On-Chip
Segment Registers
Page Address
Translation
(T = 0)
Direct-Store
Segment Address
(T = 1)*
I-Fetch with N-Bit Set in
Segment Descriptor
(No-Execute)
PTE Not
Found
PTE Found
Access
Protected
Access
Permitted
Optional in the PowerPC Architecture. Implemented in the 750GX.
DSI/ISI Exception
Compare Virtual Address
with TLB Entries
Generate 52-Bit Virtual
Address from Segment
Descriptor
TLB
Hit
TLB
Miss
Содержание PowerPC 750GX
Страница 1: ...IBM PowerPC 750GX and 750GL RISC Micro processor User s Manual Version 1 2 March 27 2006 Title Page...
Страница 12: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor Page 12 of 377 750gx_umTOC fm 1 2 March 27 2006...
Страница 178: ...User s Manual IBM PowerPC 750GX and GL RISC Microprocessor Exceptions Page 178 of 377 gx_04 fm 1 2 March 27 2006...
Страница 334: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor L2 Cache Page 334 of 377 gx_09 fm 1 2 March 27 2006...
Страница 376: ...User s Manual IBM PowerPC 750GX and 750GL RISC Microprocessor Index Page 376 of 377 750gx_umIX fm 1 2 March 27 2006...