CPC700 User’s Manual—Preliminary
5-21
5.9.1.2 PMM 0 Mask/Attribute
PLB Address:
FF40_0004h
Width:
32 bits
Reset Value:
0000_0000
Access:
Read/Write
This register controls the size and attributes of the PLB space mapped to PCI Memory for range 0 (see
Table 47.).
5.9.1.3 PMM 0 PCI Low Address
PLB Address:
FF40_0008h
Width:
32 bits
Reset Value:
Undefined
Access:
Read/Write
This register defines the low 32 bits of the PCI address that is generated in response to PLB access to
range 0. Only the bits that are ONE in the PMM 0 Mask are actually passed to the PCI address. The other
(least significant) bits of the PCI address are passed through from the PLB address. Only bits 31:12 are
writable; bits 11:0 are always zero.
5.9.1.4 PMM 0 PCI High Address
PLB Address:
FF40_000Ch
Width:
32 bits
Reset Value:
Undefined
Table 47.PMM 0 Mask/Attribute Register Bits
Bit(s)
Name
Description
0
Enable
This bit determines if range 0 is enabled to map PLB space to PCI Mem-
ory space. A value of ONE enables the mapping. Note that the PMM 0
Local Address, PMM 0 PCI Low Address, and PMM 0 PCI High Address
must be initialized before enabling.
1
Prefetch
This bit determines if read prefetching is allowed for range 0. If ONE, the
PCI interface will read 64 bytes from PCI memory space in response to a
PLB single beat read to range 0.
11:2
Reserved
Returns zero when read.
31:12
Mask
The Mask determines which bits of PMM 0 Local Address are used to
decode range 0 of PLB space. Mask bits that are ONE cause the corre-
sponding PMM 0 Local Address bits to be used in the comparison with
incoming PLB addresses. The Mask value also has the effect of determin-
ing the size of the range. Note that the minimum range size is 4k bytes.
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...