HSS-730/830 & UFD505/515 SERVICE MANUAL HDT DVB SATELLITE STB
Page
7
3.
Hardware
This section describes the entire architecture and an individual module of the STB hardware.
3.1.
System Block Diagram
The hardware is modularly designed to support as many markets as possible while minimizing the
burden on developing the derivative hardware. This approach also enables the derivative hardware
to be quickly developed in order to meet a variety of user demands. The Block Diagram of page 8
depicts the System Block Diagram.
3.2.
Main Board Clock Diagram
3.2.1.
Clock Diagram for CI Model
l
27MHz System Clock
3.2.2.
Clock Diagram for FTA Model
l
27MHz System Clock
VCXO 27Mhz
CIMAX /STV0700 Pin 35
121.5MHz
to SDRAM Pin 38
VCXO 27MHz
STi5518 Pin 120
121.5MHz
to SDRAM Pin 38
STi5518 Pin 120
Содержание HSS-730
Страница 28: ......
Страница 29: ......
Страница 30: ......
Страница 31: ......
Страница 32: ......
Страница 33: ......
Страница 34: ......
Страница 35: ......
Страница 36: ......
Страница 39: ......
Страница 40: ......
Страница 41: ......
Страница 42: ......
Страница 43: ......
Страница 44: ......
Страница 45: ......
Страница 46: ......
Страница 47: ......
Страница 48: ......