BENDIX/KING
KLN 94
Page 4-36
15599M00.JA
Rev 0, Sept/2000
Three 8 bit latches are connected to the microprocessor data bus. An independent
DISCRETE_CSn signal for each latch is controlled by the WRn signal. If WRn is low and the ap-
propriate DISCRETE_CSn signal is low, the data from the DATA_BUS will be latched to the ap-
propriate output pin.
4.3.4.2.12.6.2
Bank Select Generation.
Bank selects signals (BS[5..0]) are latched and used with the the Six-Bit Adder. The Bank Select/
Six Bit Adder handles the appropriate decoding for the NAV Database extended block read fea-
ture. This feature is enabled when the DBXOVER_CSn signal is asserted low.
4.3.4.2.13
Dual Port Sram
The Dual Port Sram (U5008) is a 2kByte dual addressable static ram device for inter-microproces-
sor communications. The Host microprocessor and the Graphics microprocessor communicate
through this device. This allows information, such as display data, to be passed between the Host
and the Graphics microprocessors. Also, database information may be passed from the Compact
Flash Card, through the Graphics microprocessor, to the Host microprocessor.
4.3.4.2.14
Voltage Monitor Circuit
U5020 is an analog multiplexer. Various voltages are scaled and level shifted before entering
U5020. These levels can be monitored on a TEST page of the KLN 94. The internal ADC of the
Host microprocessor samples the PWRBUS signal which is an output of U5020. PBUS #0, PBUS
#1, and PBUS #2, are outputs of U5004 which accomplishes channel selection.
4.3.4.2.15
+5v Precision Reference/Temperature Transducer
A +5VDC reference (5VREF) is provided by U5019 to U5031 pin 72 for the Host microprocessor’s
analog-to-digital (ADC) module. This signal is also used as a reference level for the front panel
backlight intensity level, the OBS sine and cosine filters, and for all annunciator detect compara-
tors. A V_TRIP comparator (U5037) uses 5VREF to provide a current sense trip voltage of -.085
VDC to the annunciator drivers for external short circuit detection. The reference IC (U5019) pro-
vides the unit temperature at pin 3. The voltage at this pin (approximately 2.1mV/K) is scaled by
U5011 before being applied to the Host microprocessor ADC where it is read as actual tempera-
ture.
4.3.4.2.16
OBS Circuits
4.3.4.2.16.1
OBS Output
The 450Hz signal required to excite the resolver is generated by DUART U5042. The square
wave is converted to a sine wave by a fourth order lowpass filter comprised of U5021-A, U5021-
B, and related components. The signal is then level shifted and amplified by the output driver
stage consisting of U5021-C, Q5020, Q5035, and related components.
U5021-D and related components form an over-current detector for the output circuit by compar-
ing the collector voltage of Q5020 with the driving signal. OBS OVERLOADn will be active when
output current is more than 70mA.
4.3.4.2.16.2
OBS Inputs
The sine and cosine outputs of the OBS resolver are read back via OBS SIN and OBS COS. Both
input circuits function identically so only operation of the OBS SIN will be described. The input
signal is level shifted and scaled to 5V by R5062, R5040, R5182, C5069, CR5011 and
U5022-C. It is then filtered by a second order low pass filter consisting of R5183, R5049, C5055,
C5056 and U5022-A.
Содержание bendis king KLN 94
Страница 2: ...MAINTENANCE MANUAL KLN 94 GPS NAVIGATION SYSTEM ...
Страница 11: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 4 3 FIGURE4 1 KLN 94 UNIT BLOCK DIAGRAM ...
Страница 14: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 4 9 FIGURE4 3 KLN 94 FRONT PANEL BLOCK DIAGRAM ...
Страница 15: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 4 11 FIGURE4 4 KLN 94 HOST MICROPROCESSOR BLOCK DIAGRAM ...
Страница 17: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 4 15 FIGURE4 6 KLN 94 I O BLOCK DIAGRAM Sheet 1 of 2 ...
Страница 18: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 4 17 FIGURE 4 6 KLN 94 I O BLOCK DIAGRAM Sheet 2 of 2 ...
Страница 19: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 4 19 FIGURE 4 7 KLN 94 UNIT INTERCONNECTION DIAGRAM ...
Страница 75: ...BENDIX KING KLN 94 Page 5 36 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...
Страница 76: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 5 37 FIGURE5 1 KLN 89 89B 94 TEST HARNESS Sheet 1 of 3 ...
Страница 77: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 5 39 FIGURE5 1 KLN 89 89B 94 TEST HARNESS Sheet 2 of 3 ...
Страница 78: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 5 41 FIGURE5 1 KLN 89 89B 94 TEST HARNESS Sheet 3 of 3 ...
Страница 80: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 5 45 FIGURE5 3 KTS 143 TEST FIXTURE ...
Страница 81: ...BENDIX KING KLN 94 Rev 0 Sept 2000 15599M00 JWA Page 5 47 FIGURE5 4 KI 229 RADIO MAGNETIC INDICATOR ...
Страница 89: ...BENDIX KING KLN 94 Page 6 4 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...
Страница 97: ...BENDIX KING KLN 94 Page 6 16 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...
Страница 101: ...BENDIX KING KLN 94 Page 6 22 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...
Страница 104: ...BENDIX KING KLN 94 Page 6 26 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...
Страница 108: ...BENDIX KING KLN 94 Page 6 32 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...
Страница 155: ...BENDIX KING KLN 94 Page 6 106 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...
Страница 159: ...BENDIX KING KLN 94 Page 6 112 15599M00 JA Rev 0 Sept 2000 THIS PAGE IS RESERVED ...